# NXP TDA1566 radio power amplifier Datasheet

http://www.manuallib.com/nxp/tda1566-radio-power-amplifier-datasheet.html

The TDA1566 is a car audio power amplifier with a complementary output stage realized in BCDMOS. The TDA1566 has two Bridge Tied Load (BTL) output stages and comes in a HSOP24 or DBS27P package.

The TDA1566 can be controlled with or without I2C-bus. With I2C-bus control gain settings per channel and diagnostic trigger levels can be selected. Failure conditions as well as load identification can be read with I2C-bus. The load identification detects whether the outputs of a BTL channel are connected with a DC or AC load and discriminates between a speaker load, a line driver load and an open (unconnected) load.

ManualLib.com collects and classifies the global product instrunction manuals to help users access anytime and anywhere, helping users make better use of products.

http://www.manuallib.com



# **TDA1566**

# I²C-bus controlled dual channel 46 W/2 Ω, single channel 92 W/1 Ω amplifier with load diagnostic features

Rev. 02 — 20 August 2007

**Product data sheet** 

# 1. General description

The TDA1566 is a car audio power amplifier with a complementary output stage realized in BCDMOS. The TDA1566 has two Bridge Tied Load (BTL) output stages and comes in a HSOP24 or DBS27P package.

The TDA1566 can be controlled with or without I<sup>2</sup>C-bus. With I<sup>2</sup>C-bus control gain settings per channel and diagnostic trigger levels can be selected. Failure conditions as well as load identification can be read with I<sup>2</sup>C-bus. The load identification detects whether the outputs of a BTL channel are connected with a DC or AC load and discriminates between a speaker load, a line driver load and an open (unconnected) load.

The TDA1566 can be configured in a single BTL mode and drive a 1  $\Omega$  load. For the single BTL mode it is necessary to connect on the Printed-Circuit Board (PCB) the outputs of both BTL channels in parallel.

#### 2. Features

- Operates in I<sup>2</sup>C-bus mode and non-I<sup>2</sup>C-bus mode
- TH version: four I<sup>2</sup>C-bus addresses controlled by two pins; J version: two I<sup>2</sup>C-bus addresses controlled by one pin
- Two 4  $\Omega$  or 2  $\Omega$  capable BTL channels or one 1  $\Omega$  capable BTL channel
- Low offset
- Pop free off/standby/mute/operating mode transitions
- Speaker fault detection
- Selectable gain (26 dB and 16 dB)
- In I<sup>2</sup>C-bus mode:
  - ◆ DC load detection: open, short and speaker or line driver present
  - AC load (tweeter) detection
  - Programmable trigger levels for DC and AC load detection
  - ◆ Per channel programmable gain (26 dB and 16 dB, selectable per channel)
  - Selectable diagnostic levels for clip detection and thermal pre-warning
  - Selectable information on the DIAG pin for clip information of each channel separately and independent enabling of thermal-, offset- or load fault
- Independent short-circuit protection per channel
- Loss of ground and open V<sub>P</sub> safe
- All outputs short-circuit proof to V<sub>P</sub>, GND and across the load
- All pins short-circuit proof to ground
- Temperature controlled gain reduction at high junction temperatures



#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

- Fault condition diagnosis per channel: short to ground, short to supply, shorted lead and speaker fault (wrongly connected)
- Low battery voltage detection
- TH version: pin compatible with the TDA8566TH1

# 3. Ordering information

Table 1. Ordering information

| Type number | Package |                                                                                  |          |  |
|-------------|---------|----------------------------------------------------------------------------------|----------|--|
|             | Name    | Description                                                                      | Version  |  |
| TDA1566TH   | HSOP24  | plastic, heatsink small outline package; 24 leads; low stand-off height          | SOT566-3 |  |
| TDA1566J    | DBS27P  | plastic DIL-bent-SIL (special bent) power package; 27 leads (lead length 6.8 mm) | SOT827-1 |  |

# 4. Block diagram



TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 2 of 46

# I<sup>2</sup>C-bus controlled dual channel/single channel amplifier



I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

# 5. Pinning information

# 5.1 Pinning



# I<sup>2</sup>C-bus controlled dual channel/single channel amplifier



# 5.2 Pin description

Table 2. Pin description TDA1566TH

|        | accompane |                                           |  |  |
|--------|-----------|-------------------------------------------|--|--|
| Symbol | Pin       | Description                               |  |  |
| DIAG   | 1         | diagnostic output                         |  |  |
| IN2+   | 2         | positive input channel 2                  |  |  |
| IN2-   | 3         | negative input channel 2                  |  |  |
| SVR    | 4         | supply voltage ripple decoupling          |  |  |
| SCL    | 5         | I <sup>2</sup> C-bus clock input          |  |  |
| SDA    | 6         | I <sup>2</sup> C-bus data input/output    |  |  |
| EN     | 7         | enable input                              |  |  |
| ADS2   | 8         | I <sup>2</sup> C-bus address select bit 2 |  |  |
| ADS1   | 9         | I <sup>2</sup> C-bus address select bit 1 |  |  |
| IN1+   | 10        | positive input channel 1                  |  |  |
| IN1-   | 11        | negative input channel 1                  |  |  |
| SGND   | 12        | signal ground                             |  |  |
|        |           |                                           |  |  |

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 5 of 46

# I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

Table 2. Pin description TDA1566TH ...continued

| Symbol          | Pin | Description                                    |
|-----------------|-----|------------------------------------------------|
| CLIP            | 13  | clip detect and temperature pre-warning output |
| V <sub>P1</sub> | 14  | supply voltage channel 1                       |
| 1OHM            | 15  | 1 $\Omega$ select pin                          |
| OUT1+           | 16  | positive output channel 1                      |
| PGND1           | 17  | power ground channel 1                         |
| OUT1-           | 18  | negative output channel 1                      |
| OUT2+           | 19  | positive output channel 2                      |
| PGND2           | 20  | power ground channel 2                         |
| OUT2-           | 21  | negative output channel 2                      |
| PROG            | 22  | program input/output                           |
| $V_{P2}$        | 23  | supply voltage channel 2                       |
| TAB             | 24  | connect to PGND                                |

Table 3. Pin description TDA1566J

| Symbol   | Pin | Description                               |
|----------|-----|-------------------------------------------|
| EN       | 1   | enable input                              |
| ADS1     | 2   | I <sup>2</sup> C-bus address select bit 1 |
| IN1+     | 3   | positive input channel 1                  |
| IN1-     | 4   | negative input channel 1                  |
| SGND     | 5   | signal ground                             |
| DIAG     | 6   | diagnostic output                         |
| $V_{P1}$ | 7   | supply voltage channel 1                  |
| 1OHM     | 8   | 1 $\Omega$ select pin                     |
| n.c.     | 9   | not connected                             |
| OUT1+    | 10  | positive output channel 1                 |
| n.c.     | 11  | not connected                             |
| PGND1    | 12  | power ground channel 1                    |
| OUT1-    | 13  | negative output channel 1                 |
| n.c.     | 14  | not connected                             |
| OUT2+    | 15  | positive output channel 2                 |
| PGND2    | 16  | power ground channel 2                    |
| n.c.     | 17  | not connected                             |
| OUT2-    | 18  | negative output channel 2                 |
| n.c.     | 19  | not connected                             |
| PROG     | 20  | program input/output                      |
| $V_{P2}$ | 21  | supply voltage channel 2                  |
| IN2+     | 22  | positive input channel 2                  |
| IN2-     | 23  | negative input channel 2                  |
| SVR      | 24  | supply voltage ripple decoupling          |

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

Table 3. Pin description TDA1566J ...continued

| Symbol | Pin | Description                            |
|--------|-----|----------------------------------------|
| SCL    | 25  | I <sup>2</sup> C-bus clock input       |
| SDA    | 26  | I <sup>2</sup> C-bus data input/output |
| TAB    | 27  | connect to PGND                        |

# **Functional description**

#### 6.1 General

Naming conventions used in this document:

- Reference to bits in instruction bytes: IBx[Dy] refers to bit Dy of instruction byte x
- Reference to bits in data bytes: DBx[Dy] refers to bit Dy of data byte x

#### 6.1.1 Mode selection

The ADS1 pin selects the I<sup>2</sup>C-bus or non-I<sup>2</sup>C-bus mode operation as listed in Table 4. See Section 6.1.6 and Section 6.4.3 for the ADS1 pin functionality.

Table 4. Mode selection with the ADS1 pin

| Pin  | Non-I <sup>2</sup> C-bus mode | I <sup>2</sup> C-bus mode        |
|------|-------------------------------|----------------------------------|
| ADS1 | GND                           | open or via 33 k $\Omega$ to GND |

Table 5 lists the control for the I<sup>2</sup>C-bus mode operation. In I<sup>2</sup>C-bus mode the EN pin operates at CMOS compatible LOW and HIGH logic levels. With the EN pin LOW the TDA1566 is switched off and the quiescent current is at its lowest value. With the enable pin HIGH the operation mode of the TDA1566 is selected with IB1[D0] and IB1[D1]. The I<sup>2</sup>C-bus instruction and data bytes are described in Section 6.4.2 and Section 6.4.3.

Table 5. I<sup>2</sup>C-bus mode operation

| EN pin         | IB1[D0]    | IB2[D0]    | Operation mode |
|----------------|------------|------------|----------------|
| HIGH (> 2.6 V) | 1          | 0          | operating      |
|                | 1          | 1          | mute           |
|                | 0          | don't care | standby        |
| LOW (< 1.0 V)  | don't care | don't care | off            |

In non-I<sup>2</sup>C-bus mode the TDA1566 has 3 operation modes: off/mute/operation. The operation mode is selected with the EN pin. Figure 5 displays the required voltage levels at the EN pin in I<sup>2</sup>C-bus and non-I<sup>2</sup>C-bus mode. For the voltage levels see Section 9 "Characteristics".

© NXP B.V. 2007. All rights reserved. TDA1566\_2

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier



#### 6.1.2 Gain selection

The TDA1566 features a 16 dB and a 26 dB gain setting. The 16 dB setting is referred to as line driver mode, the 26 dB setting is referred to as amplifier mode. <u>Table 6</u> shows how the gain is selected.

Table 6. Gain select in I<sup>2</sup>C-bus and non-I<sup>2</sup>C-bus mode

| Gain select              | 16 dB                                    | 26 dB               |
|--------------------------|------------------------------------------|---------------------|
| I <sup>2</sup> C-bus     | IB3[D6] = 1                              | $IB3[D6] = 0^{[1]}$ |
|                          | IB3[D5] = 1                              | IB3[D5] = 0[2]      |
| Non-I <sup>2</sup> C-bus | PROG connected with 1.5 $k\Omega$ to GND | PROG open[3]        |

- [1] Channel 1.
- [2] Channel 2.
- [3] Both channels.

#### 6.1.2.1 I<sup>2</sup>C-bus mode

The gain is selected with IB3[D6] for channel 1 and IB3[D5] for channel 2. If the gain select is performed when the amplifier is muted, the gain select will be pop free. See Section 6.4.2 for the definition of the instruction bytes.

If DC load detection is used, IB1[D1] = 1, auto gain select is activated. Detection of an open load (see <u>Section 6.2.1</u>) will result in a line driver mode setting. If the load detection data is invalid, IB3[D5] and IB3[D6] will define the gain setting.

#### 6.1.2.2 Non-I<sup>2</sup>C-bus mode

The gain for channel 1 and channel 2 is selected with the PROG pin. Leaving the pin unconnected selects 26 dB gain and connecting a resistor of 1500  $\Omega$  between the PROG pin and GND selects 16 dB gain.

When the amplifier is used in line driver mode loads of 2  $\Omega$  and 4  $\Omega$  can be driven. With a load larger than 25  $\Omega$  a Zobel network of 33 nF in series with 22  $\Omega$  should be connected between the amplifier output terminals. The Zobel network should be placed close to the output pins. To prevent instability in 1  $\Omega$  mode the amplifier must not be used in line driver mode with a load larger than 25  $\Omega$ .

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 8 of 46

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

#### 6.1.3 Balanced and unbalanced input sources

The TDA1566 accepts balanced as well as unbalanced input signals. <u>Table 7</u> and <u>Table 8</u> show the required hard or software setting and <u>Figure 6</u> shows the input source connection. Note that the unbalanced input source should be connected to the positive BTL channel input. Note that the J version accepts in non-I<sup>2</sup>C-bus mode only a balanced input source.

Table 7. Balanced and unbalanced input source setting TDA1566TH

| Source                        | Balanced input source     | Unbalanced input source |
|-------------------------------|---------------------------|-------------------------|
| I <sup>2</sup> C-bus mode     | IB3[D1] = 0               | IB3[D1] = 1             |
| Non-I <sup>2</sup> C-bus mode | ADS2 pin connected to GND | ADS2 pin unconnected    |

Table 8. Balanced and unbalanced input source setting TDA1566J

| Source                        | Balanced input source | Unbalanced input source |
|-------------------------------|-----------------------|-------------------------|
| I <sup>2</sup> C-bus mode     | IB3[D1] = 0           | IB3[D1] = 1             |
| Non-I <sup>2</sup> C-bus mode | default               | not selectable          |



#### **6.1.4** Single channel 1 $\Omega$ operation

The input and output pins for single channel 1  $\Omega$  operation are listed in <u>Table 9</u>. The 1  $\Omega$  operation requires that on the PCB the output pins are shorted as indicated in <u>Table 9</u>. In the 1  $\Omega$  operation the input signal is taken from channel 1.

To prevent instability in 1  $\Omega$  operation the amplifier must not be used in line driver mode with a load larger than 25  $\Omega$ .

Table 9. Pinning for the single channel 1  $\Omega$  mode; TDA1566TH and TDA1566J

| Symbol | Pin<br>(TDA1566TH) | Pin<br>(TDA1566J) | Description single channel operation                                 | Description dual channel operation     |
|--------|--------------------|-------------------|----------------------------------------------------------------------|----------------------------------------|
| IN2+   | 2                  | 22                | disabled: connect IN2+ with 470 nF to SGND                           | positive input channel 2               |
| IN2-   | 3                  | 23                | disabled: connect IN2+ with 470 nF to SGND                           | negative input channel 2               |
| IN1+   | 10                 | 3                 | positive input channel 1                                             | positive input channel 1               |
| IN1-   | 11                 | 4                 | negative input channel 1                                             | negative input channel 1               |
| 10HM   | 15                 | 8                 | 1 $\Omega$ select pin connected to $\mbox{V}_{\mbox{\scriptsize P}}$ | 1 $\Omega$ select pin connected to GND |
| OUT1+  | 16                 | 10                | positive output channel 1                                            | positive output channel 1              |
| OUT1-  | 18                 | 13                | negative output channel 1                                            | negative output channel 1              |
| OUT2+  | 19                 | 15                | shorted on board to OUT1-                                            | positive output channel 2              |
| OUT2-  | 21                 | 18                | shorted on board to OUT1+                                            | negative output channel 2              |

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 9 of 46

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

#### 6.1.5 Mute speed setting

In  $I^2C$ -bus mode the amplifier can be muted slow (20 ms) or fast (0.1 ms). The mute speed is selected with IB2[D2].

See <u>Section 6.4.2</u> for the definition of the instruction bytes. <u>Table 10</u> lists the operation mode transitions where slow and fast mute are applied. The operation modes are described in <u>Section 6.1.1</u>, <u>Table 5</u>.

Table 10. Mute speed setting

| Mode transition      | I <sup>2</sup> C-bus mode | Non-l <sup>2</sup> C-bus mode |  |
|----------------------|---------------------------|-------------------------------|--|
| Mute to operating    | slow mute                 | slow mute                     |  |
| Operating to mute    | IB2[D2] = 0: slow mute    | slow mute                     |  |
|                      | IB2[D2] = 1: fast mute    |                               |  |
| Operating to standby | slow mute                 | n.a.                          |  |
| Operating to off     | fast mute                 | fast mute                     |  |

#### 6.1.6 Pins with double functions

Table 11. Pins with double functions

| Pin     | I <sup>2</sup> C-bus mode                                                 | Non-l <sup>2</sup> C-bus mode                           |
|---------|---------------------------------------------------------------------------|---------------------------------------------------------|
| PROG    | load detection reference current programming, see Section 6.2.1 and 6.2.2 | gain select, see Section 6.1.2                          |
| ADS1    | I <sup>2</sup> C-bus address select bit 1, see Section 6.4.1              | non-l <sup>2</sup> C-bus mode select, see Section 6.1.1 |
| ADS2[1] | I <sup>2</sup> C-bus address select bit 2, see Section 6.4.1              | balanced/unbalanced input, see Section 3                |
| EN      | chip enable, see Section 6.1.1                                            | mode select, see Section 6.1.1                          |

<sup>[1]</sup> TH version only.

# 6.2 Load identification (I<sup>2</sup>C-bus mode only)

#### 6.2.1 DC load detection

The default setting IB1[D1] = 0 disables DC load detection. When the DC load detection is enabled with IB1[D1] = 1, an offset is slowly applied at the output of the amplifiers at the beginning of the start-up cycle. The DC load is measured and compared with  $R_{trip1}$  and  $R_{trip2}$  to distinguish between an amplifier load, line driver load or open load.  $R_{trip1}$  and  $R_{trip2}$  are set with resistor  $R_{PROG}$  (1 %) connected between the PROG pin and GND.



The relation between  $R_{PROG}$ ,  $R_{trip1}$  and  $R_{trip2}$  is approximated by (valid for  $R_{PROG}$  should be between 1.2  $k\Omega$  and 4  $k\Omega$ ):

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 10 of 46

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

$$R_{trip1} = 0.1 \times (R_{PROG} - 720) \Omega$$
  
 $R_{trip2} = 1.05 \times (R_{PROG} - 450) \Omega$ 

 $R_{trip1}$  and  $R_{trip2}$  levels presented refer to the advised value of 1500  $\Omega$ . Note that a shorted load will be interpreted as an amplifier load.

The result of the DC load detection is stored in DB1[D4] and DB1[D5] for channel 1 and in DB2[D4] and DB2[D5] for channel 2, see Table 12.

Table 12. Interpretation of DC load detection bits

| Open load bits<br>DB1[D4] and DB2[D4] | Amplifier load bits DB1[D5] and DB2[D5] | DC load valid bit<br>DB3[D3] | Description                      |
|---------------------------------------|-----------------------------------------|------------------------------|----------------------------------|
| 0                                     | 0                                       | 1                            | amplifier load                   |
| 0                                     | 1                                       | 1                            | line driver load                 |
| 1                                     | don't care                              | 1                            | open load                        |
| Don't care                            | don't care                              | 0                            | invalid DC load detection result |

Note that the DC load bits are only valid if DB3[D3] = 1. The DC load detection valid bit is reset, DB3[D3] = 0, when the DC load detection is started with a not completely discharged SVR capacitor ( $V_{SVR} > 0.3 \text{ V}$ ) or when the DC load detection is interrupted by an engine start ( $V_P < 7.5 \text{ V}$  typical, see Section 9).

#### 6.2.2 AC load detection

The AC load detection is used to detect if AC coupled speakers like tweeters are connected correctly during assembly. The detection starts when IB1[D2] changes from LOW to HIGH. A sine wave of a certain frequency (e.g. 19 kHz) needs to be applied to the inputs of the amplifier. The output voltage over the load impedance will cause an output current in the amplifier. Output currents larger than  $1.15\times I_{ref}$  will set the AC load detection bit and no AC load is detected when the output current is less than  $0.85\times I_{ref},$  see Figure 8. The reference current  $I_{ref}$  is set with an external resistor  $R_{PROG}$  (1 %) connected between the PROG pin and GND. The relation between  $R_{PROG}$  and  $I_{ref}$  is given by:

 $I_{ref} = 390 / R_{PROG}$  [A] (valid for  $R_{PROG}$  between 1.2 k $\Omega$  and 4 k $\Omega$ ).

To set the AC load detection bit the peak output current must pass the 1.15  $\times$  I<sub>ref</sub> threshold three times. The three 'threshold cross' counter is used to prevent false AC load detection caused by switching the input signal on or off. To reset the slope counter, IB1[D2] needs to be reset. With R<sub>PROG</sub> = 1500  $\Omega$  the current thresholds are set to 200 mA and 320 mA.



The levels presented refer to the advised value of 1500  $\Omega$ .

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 11 of 46

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

For instance at an output voltage of 4 V peak the total impedance must be less than 10  $\Omega$  to detect the AC coupled load or more than 13.4  $\Omega$  to guarantee no connected AC load is detected. Values between 10  $\Omega$  and 13.4  $\Omega$  cannot be recognized. The result of the AC load detection is shown in DB1[D7] for channel 1 and DB2[D7] for channel 2.

When IB1[D2] = 1 the AC load detection is enabled. The AC load detection can only be performed after the amplifier has completed its start-up cycle and will not conflict with the DC load detection. The default setting of IB1[D2] = 0 disables AC load detection.

Note: in the 1  $\Omega$  mode I<sub>ref</sub> is doubled, so I<sub>ref</sub> = 2 × 390 / R<sub>PROG</sub> [A].

# 6.3 Diagnostic

#### 6.3.1 Diagnostic table

The available diagnostic information is shown in <u>Table 13</u> and <u>Table 14</u>. Refer to <u>Table 17</u> and <u>Table 18</u> for the bitmap of the instruction and data bytes.

DIAG and CLIP have an open-drain output, are active LOW and must have an external pull-up resistor to an external voltage.

DIAG shows fixed information and via the I<sup>2</sup>C-bus selectable information. This information will be seen on DIAG and CLIP as a logical OR. The temperature pre-warning diagnostic and clip information is available on the CLIP.

In case of a failure, DIAG will remain LOW and the microprocessor can read out the failure information via the  $I^2C$ -bus. The  $I^2C$ -bus bits are set on a failure and will be reset with the  $I^2C$ -bus read command. Even when the failure is removed the microprocessor will know what was wrong by reading the  $I^2C$ -bus. The consequence of this procedure is that during the  $I^2C$ -bus read old information is read. Most actual information will be gathered with 2 read commands after each other.

DIAG will give actual diagnostic information (when selected). When a failure is removed, DIAG will be released instantly, independently of the I<sup>2</sup>C-bus latches.

Table 13. Available diagnostic data TH version

| Diagnostic                                | I <sup>2</sup> C-bus mode |      | Non-I <sup>2</sup> C-bus mode |      |  |
|-------------------------------------------|---------------------------|------|-------------------------------|------|--|
|                                           | DIAG                      | CLIP | DIAG                          | CLIP |  |
| POR                                       | yes                       | no   | no                            | no   |  |
| Low V <sub>P</sub> or load dump detection | yes                       | no   | yes                           | no   |  |
| Clip detection                            | selectable                | yes  | no                            | yes  |  |
| Temperature pre-warning                   | selectable                | yes  | no                            | yes  |  |
| Short                                     | selectable                | no   | yes                           | no   |  |
| Speaker protection                        | selectable                | no   | yes                           | no   |  |
| Offset detection                          | selectable                | no   | yes                           | no   |  |
| Maximum<br>temperature<br>protection      | yes                       | no   | yes                           | no   |  |
| Load detection                            | no                        | no   | no                            | no   |  |

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 12 of 46

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

Note that in the J version no CLIP pin is available.

Table 14. Available diagnostic data J version

| Diagnostic                                            | I <sup>2</sup> C-bus mode | Non-I <sup>2</sup> C-bus mode |
|-------------------------------------------------------|---------------------------|-------------------------------|
|                                                       | DIAG                      | DIAG                          |
| POR                                                   | yes                       | no                            |
| Low $V_{\mbox{\scriptsize P}}$ or load dump detection | yes                       | yes                           |
| Clip detection                                        | selectable                | yes                           |
| Temperature pre-warning                               | selectable                | yes                           |
| Short                                                 | selectable                | yes                           |
| Speaker protection                                    | selectable                | yes                           |
| Offset detection                                      | selectable                | no                            |
| Maximum temperature protection                        | yes                       | yes                           |
| Load detection                                        | no                        | no                            |

Following diagnostic information is only available via I<sup>2</sup>C-bus:

- DC and AC load detection results, see Section 6.2
- DB3[D4] is set when the DC settling of the amplifier has almost completed and the SVR voltage has risen to a value of V<sub>P</sub> / 2 or above, see Section 6.5.1

#### 6.3.2 Diagnostic level settings

Table 15. Clip and temperature pre-warning level setting

| Setting                       | I <sup>2</sup> C-bus mode  | Non-I <sup>2</sup> C-bus mode |
|-------------------------------|----------------------------|-------------------------------|
| Clip detection level          | IB2[D7] = 0 selects 3 %    | 3 %                           |
|                               | IB2[D7] = 1 selects 7 %    |                               |
| Temperature pre-warning level | IB3[D4] = 0 selects 145 °C | 145 °C                        |
|                               | IB3[D4] = 1 selects 122 °C |                               |

#### 6.3.3 Temperature pre-warning

If in I<sup>2</sup>C-bus mode the average junction temperature reaches a by I<sup>2</sup>C-bus selectable level, the pre-warning will be activated resulting in a LOW CLIP pin.

In non-I<sup>2</sup>C mode the thermal pre-warning is set on 145 °C.

In the TH version the thermal pre-warning is available on the CLIP pin in I<sup>2</sup>C-bus mode and non-I<sup>2</sup>C mode.

In the J version the thermal pre-warning is available on the DIAG pin in non-I<sup>2</sup>C-bus mode. In I<sup>2</sup>C-bus mode the presence of the thermal pre-warning on the DIAG is selected with IB1[D4], see Section 6.3.1 and Section 6.4.2.

If the temperature increases above the pre-warning level, the temperature controlled gain reduction will be activated for both channels resulting in a lower output power. If this does not reduce the average junction temperature, both channels will be switched off at the absolute maximum temperature  $T_{\text{off}}$ , typical 175 °C.

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

#### 6.3.4 Speaker protection

To prevent damage of the speaker when one side of the speaker is connected to ground, see Figure 9, a 'missing current protection' is implemented.



When in one BTL channel the absolute value of the current through the output terminals differ, so  $|I_{O1}| \neq |I_{O2}|$ , a fault condition is assumed, and the BTL channel will be switched off. The 'speaker protection active' diagnosis options for I<sup>2</sup>C-bus and non-I<sup>2</sup>C-bus mode are listed in Table 13.

#### 6.3.5 Offset detection

The offset detection can be performed with no input signal (for instance when the DSP is in mute after a start-up) or with input signal.

In I<sup>2</sup>C-bus mode the offset bits DB1[D2] and DB2[D2] are set by executing a read command. The offset bits will be reset when the BTL output voltage  $V_0 = |V_{OUT1+} - V_{OUT1-}|$  enters the offset threshold window of 1.5 V. The offset bits are read with a 2nd read command.

In non-I $^2$ C-bus mode (or in I $^2$ C-bus mode with offset diagnostic selected on DIAG) DIAG will be pulled LOW if the BTL output voltage is more than 1.5 V.

### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier



# Fig 10. Offset detection in I<sup>2</sup>C-bus mode and in non-I<sup>2</sup>C-bus mode

# 6.4 I<sup>2</sup>C-bus operation

#### 6.4.1 I<sup>2</sup>C-bus address with hardware address select

Table 16. I<sup>2</sup>C-bus address table TH version

| ADS1                 | ADS2 | A6 | <b>A</b> 5 | <b>A4</b> | А3 | A2 | <b>A</b> 1 | Α0 | R/W[1] |
|----------------------|------|----|------------|-----------|----|----|------------|----|--------|
| open                 | open | 1  | 1          | 0         | 1  | 0  | 0          | 0  | 1/0    |
|                      | GND  | 1  | 1          | 0         | 1  | 0  | 0          | 1  | 1/0    |
| 33 k $\Omega$ to GND | open | 1  | 1          | 0         | 1  | 0  | 1          | 0  | 1/0    |
|                      | GND  | 1  | 1          | 0         | 1  | 0  | 1          | 1  | 1/0    |

<sup>[1]</sup> 0 = write to TDA1566TH; 1 = read from TDA1566TH.

Table 17. I<sup>2</sup>C-bus address table J version

| ADS1                 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | R/W[1] |
|----------------------|----|----|----|----|----|----|----|--------|
| open                 | 1  | 1  | 0  | 1  | 0  | 0  | 1  | 1/0    |
| 33 k $\Omega$ to GND | 1  | 1  | 0  | 1  | 0  | 1  | 1  | 1/0    |

<sup>[1] 0 =</sup> write to TDA1566J; 1 = read from TDA1566J.

© NXP B.V. 2007. All rights reserved.

Product data sheet

TDA1566\_2

Rev. 02 — 20 August 2007

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

#### 6.4.2 Instruction bytes

If R/W bit = 0, the TDA1566 expects 3 instruction bytes; IB1, IB2 and IB3. After a power-on reset, all instruction bits are set to zero. In 1  $\Omega$  mode the instruction bits of channel 1 are used. The instruction bits labelled 'reserved for test' should be set to zero.

Table 18. Instruction bytes

|     |       | <u>-</u>                                                  |       |                                        |       |                                       |  |
|-----|-------|-----------------------------------------------------------|-------|----------------------------------------|-------|---------------------------------------|--|
| Bit | Instr | uction byte IB1                                           | Instr | uction byte IB2                        | Instr | uction byte IB3                       |  |
| D7  | 0     | slow start enable                                         | 0     | clip detect level on 3 %               | rese  | rved for test                         |  |
|     | 1     | slow start disable                                        | 1     | clip detect level on 7 %               |       |                                       |  |
| D6  | 0     | channel 1 no clip<br>detect on DIAG                       | reser | ved for test                           | 0     | channel 1 26 dB gain                  |  |
|     | 1     | channel 1 clip detect on DIAG                             |       |                                        | 1     | channel 1 16 dB gain                  |  |
| D5  | 0     | channel 2 no clip<br>detect on DIAG                       | reser | reserved for test                      |       | channel 2 26 dB gain                  |  |
|     | 1     | channel 2 clip detect on DIAG                             |       |                                        |       | channel 2 16 dB gain                  |  |
| D4  | 0     | no temperature pre-<br>warning on DIAG                    | 0     | speaker protection or short on DIAG    | 0     | temperature pre-<br>warning on 145 °C |  |
|     | 1     | temperature pre-<br>warning on DIAG                       | 1     | no speaker protection or short on DIAG | 1     | temperature pre-<br>warning on 122 °C |  |
| D3  | resei | ved for test                                              | reser | reserved for test                      |       | channel 1 enabled                     |  |
|     |       |                                                           |       |                                        |       | channel 1 disabled                    |  |
| D2  | 0     | AC load detection disabled; detection slope counter reset | 0     | slow mute (20 ms)                      | 0     | channel 2 enabled                     |  |
|     | 1     | AC load detection enabled                                 | 1     | fast mute (0.1 ms)                     | 1     | channel 2 disabled                    |  |
| D1  | 0     | DC load detection disabled                                | 0     | offset fault on DIAG                   | 0     | balanced input                        |  |
|     | 1     | DC load detection enabled                                 | 1     | no set fault on DIAG                   | 1     | unbalanced input                      |  |
| D0  | 0     | TDA1566 in standby                                        | 0     | 0 channel 1 and channel 2 operating    |       | rved for test                         |  |
|     | 1     | TDA1566 in mute or operating (see IB2[D0])                | 1     | channel 1 and<br>channel 2 muted       | _     |                                       |  |
|     |       |                                                           |       |                                        |       |                                       |  |

# 6.4.3 Data bytes

If R/W = 1, the TDA1566 will send 3 data bytes to the microprocessor: DB1, DB2, and DB3. All short diagnostic and offset detect bits are latched. All bits are reset after a read operation except DB1[D7], DB2[D7], DB1[D4], DB2[D4], DB1[D5] and DB2[D5]. DB1[D2] and DB2[D2] are set after a read operation, see Section 6.3.5. DB1[D7] and DB2[D7] are reset when IB1[D2] is LOW. In 1  $\Omega$  mode the diagnostic information will be shown in DB1. The content of the bits 'reserved for test' should be ignored.

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 16 of 46

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

Table 19. Data bytes

| Dit |      | byte DR1 channel 1           | Data | byto DB2 channel 2           | Data  | hyta DB3 bath                                                            |
|-----|------|------------------------------|------|------------------------------|-------|--------------------------------------------------------------------------|
| Bit | Data | byte DB1 channel 1           | Data | byte DB2 channel 2           | chan  | byte DB3 both<br>nels                                                    |
| D7  | 0    | no AC load detected          | 0    | no AC load detected          | 0     | TDA1566 in mute or operating (IB1[D0] = 1)                               |
|     | 1    | AC load detected             | 1    | AC load detected             | 1     | power-on reset has<br>occurred or TDA1566<br>in standby<br>(IB1[D0] = 0) |
| D6  | 0    | no speaker fault             | 0    | no speaker fault             | 0     | below maximum temperature                                                |
|     | 1    | speaker fault                | 1    | speaker fault                | 1     | maximum<br>temperature<br>protection activated                           |
| D5  | 0    | amplifier load (D4 = $0$ )   | 0    | amplifier load (D4 = $0$ )   | 0     | no temperature                                                           |
|     |      | not valid (D4 = 1)           |      | not valid (D4 = 1)           |       | warning                                                                  |
|     | 1    | line driver load<br>(D4 = 0) | 1    | line driver load<br>(D4 = 0) | 1     | temperature pre-warning active                                           |
|     |      | open load (D4 = 1)           |      | open load (D4 = 1)           |       |                                                                          |
| D4  | 0    | amplifier load (D5 = 0)      | 0    | amplifier load (D5 = 0)      | 0     | SVR below V <sub>P</sub> / 2                                             |
|     |      | line driver load<br>(D5 = 1) |      | line driver load<br>(D5 = 1) |       |                                                                          |
|     | 1    | not valid (D5 = 0)           | 1    | not valid (D5 = 0)           | 1     | SVR above V <sub>P</sub> / 2                                             |
|     |      | open load (D5 = 1)           |      | open load (D5 = 1)           |       |                                                                          |
| D3  | 0    | no shorted load              | 0    | no shorted load              | 0     | invalid DC load data                                                     |
|     | 1    | shorted load                 | 1    | shorted load                 | 1     | valid DC load data                                                       |
| D2  | 0    | no output offset             | 0    | no output offset             | reser | ved for test                                                             |
|     | 1    | output offset detected       | 1    | output offset detected       |       |                                                                          |
| D1  | 0    | no short to V <sub>P</sub>   | 0    | no short to V <sub>P</sub>   | reser | ved for test                                                             |
|     | 1    | short to V <sub>P</sub>      | 1    | short to V <sub>P</sub>      |       |                                                                          |
| D0  | 0    | no short to ground           | 0    | no short to ground           | reser | ved for test                                                             |
|     | 1    | short to ground              | 1    | short to ground              |       |                                                                          |
|     |      |                              |      |                              |       |                                                                          |

# 6.5 Timing waveforms

# 6.5.1 Start-up and shutdown

To prevent switch-on or switch-off pop noise, the capacitor on the SVR pin  $C_{\text{SVR}}$  is used for smooth start-up and shutdown. During start-up and shutdown the output voltage tracks the SVR voltage. With IB1[D7] = 0 the time constant made with the SVR capacitor can be increased to reduce turn on transients at the load. Consequently the start-up time  $t_{d(mute\_off)}$  increases with approximately 420 ms (V\_P = 14.4 V,  $C_{\text{SVR}}$  = 22  $\mu\text{F}$ ,  $T_{amb}$  = 25 °C). Note that in non-I²C-bus mode the IB1[D7] = 0 setting will be used.

Increasing  $C_{\text{SVR}}$  results in a longer start-up and shutdown time. Note that a larger SVR capacitor value will also result in a longer DC load detection cycle.

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

For optimized pop performance it is recommended to keep the amplifier in mute until the SVR voltage has reached its final level.

When the amplifier is switched off by pulling the EN pin LOW the amplifier is muted (fast mute) and the capacitor on the SVR pin will be discharged. With an SVR capacitor of  $22 \, \mu F$  the off current is reached 2 s after the EN pin is switched to zero.

Start-up and shutdown in I<sup>2</sup>C-bus mode is shown in Figure 11 and explained in Table 20.



Table 20. Start-up and shutdown timing in I<sup>2</sup>C-bus mode

| Step | Action                                                         | Result                                                                                                                                |
|------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 1    | TDA1566 is enabled with EN                                     | TDA1566 from off to standby                                                                                                           |
|      |                                                                | DB3[D7] is set and DIAG is pulled LOW to indicate power-on reset                                                                      |
| 2    | TDA1566 is switched from standby to operating with IB1[D0] = 1 | DIAG is released                                                                                                                      |
|      |                                                                | DB3[D7] is reset                                                                                                                      |
|      |                                                                | SVR capacitor is charged, OUTx voltage tracks SVR voltage                                                                             |
|      |                                                                | gradual increase of gain; when the SVR voltage increases above a threshold of 2 V + $2V_{\rm BE}$ the amplifiers operate at full gain |

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 18 of 46

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

Table 20. Start-up and shutdown timing in I<sup>2</sup>C-bus mode ...continued

|      | •                                                              |                                                                                      |
|------|----------------------------------------------------------------|--------------------------------------------------------------------------------------|
| Step | Action                                                         | Result                                                                               |
| 3    |                                                                | SVR voltage has become larger than $\ensuremath{V_P}/2$ resulting in setting DB3[D4] |
| 4    | TDA1566 is switched from                                       | DIAG is pulled LOW                                                                   |
|      | operating to standby with IB1[D0] = 0                          | SVR is discharged, OUTx voltage tracks SVR voltage                                   |
|      | ט – נסטן בט                                                    | amplifier is slow muted                                                              |
| 5    |                                                                | SVR voltage has dropped below $V_P  /  2$ resulting in resetting DB3[D4]             |
| 6    | TDA1566 is switched from standby to operating with IB1[D0] = 1 | see step 2                                                                           |
| 7    |                                                                | see step 3                                                                           |
| 8    | TDA1566 is disabled with                                       | DIAG is pulled LOW                                                                   |
|      | EN                                                             | amplifier is fast muted                                                              |
|      |                                                                | SVR is discharged, OUTx voltage tracks SVR voltage                                   |
| 9    |                                                                | see step 5                                                                           |
| 10   |                                                                | OUTx is at ground potential, DIAG is released, TDA1566 is off                        |
|      |                                                                |                                                                                      |

# 6.5.2 Engine start

The DC-output voltage of the amplifier follows the voltage on the SVR pin. On the SVR pin a capacitor is connected which is used for start-up and shutdown timing as well as for DC load detection. If the supply voltage drops during engine start below 8.6 V the SVR capacitor will be discharged and the fast mute is activated to prevent audible transients at the output.

If in I²C-bus mode the supply voltage drops below 5.5 V (see  $V_{P(POR)}$ ) the content of the I²C-bus latches cannot be guaranteed and the power-on reset will be activated: DB3[D7] = 1. All latches will be reset, the amplifier is switched off and the DIAG pin will be pulled LOW to indicate that a power-on reset has occurred. The TDA1566 will not start-up but wait for a command to start-up.

# 7. Limiting values

Table 21. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                          | Conditions                                                 | Min | Max | Unit |
|------------------|------------------------------------|------------------------------------------------------------|-----|-----|------|
| V <sub>P</sub>   | supply voltage                     | operating; $R_L = 4 \Omega$                                | -   | 18  | V    |
|                  |                                    | operating; $R_L = 2 \Omega$ or $1 \Omega$                  | -   | 16  | V    |
|                  |                                    | non operating                                              | -1  | +50 | V    |
|                  |                                    | load dump protection;<br>during 50 ms;<br>$t_r \ge 2.5$ ms | -   | 50  | V    |
| $V_{P(r)}$       | reverse supply voltage             | maximum 10 minutes                                         | -   | -2  | V    |
| I <sub>OSM</sub> | non-repetitive peak output current |                                                            | -   | 13  | А    |

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 19 of 46

# I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

Table 21. Limiting values ...continued

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol             | Parameter                      | Conditions                                                                                                                                                | Min          | Max   | Unit |
|--------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------|------|
| I <sub>ORM</sub>   | repetitive peak output current |                                                                                                                                                           | -            | 8     | Α    |
| Івсм               | peak back gate current         | loss off GND or open $V_P$ application failure; supply decoupling capacitor of maximum $3 \times 2200~\mu F/16~V$ and a series resistance of $70~m\Omega$ | -            | 50    | A    |
| V <sub>1OHM</sub>  | voltage on pin 1OHM            | operating,<br>non operating                                                                                                                               | <u>[1]</u> 0 | 24    | V    |
| $V_{EN}$           | voltage on pin EN              | operating,<br>non operating                                                                                                                               | <u>[1]</u> 0 | 24    | V    |
| V <sub>IN1</sub> - | voltage on pin IN1–            | operating,<br>non operating                                                                                                                               | [2] 0        | 13    | V    |
| V <sub>IN1+</sub>  | voltage on pin IN1+            | operating,<br>non operating                                                                                                                               | [2] 0        | 13    | V    |
| V <sub>IN2</sub> - | voltage on pin IN2-            | operating,<br>non operating                                                                                                                               | [2] 0        | 13    | V    |
| V <sub>IN2+</sub>  | voltage on pin IN2+            | operating,<br>non operating                                                                                                                               | [2] 0        | 13    | V    |
| $V_{DIAG}$         | voltage on pin DIAG            | operating,<br>non operating                                                                                                                               | [2] 0        | 13    | V    |
| $V_{CLIP}$         | voltage on pin CLIP            | operating,<br>non operating                                                                                                                               | [2] 0        | 13    | V    |
| $V_{PROG}$         | voltage on pin PROG            | operating,<br>non operating                                                                                                                               | [2] 0        | 13    | V    |
| $V_{SVR}$          | voltage on pin SVR             | operating,<br>non operating                                                                                                                               | [2] 0        | 13    | V    |
| $V_{SCL}$          | voltage on pin SCL             | operating,<br>non operating                                                                                                                               | [2] 0        | 6.5   | V    |
| $V_{SDA}$          | voltage on pin SDA             | operating,<br>non operating                                                                                                                               | [2] 0        | 6.5   | V    |
| V <sub>ADS1</sub>  | voltage on pin ADS1            | operating,<br>non operating                                                                                                                               | [2] 0        | 6.5   | V    |
| V <sub>ADS2</sub>  | voltage on pin ADS2            | operating, non operating                                                                                                                                  | [2] 0        | 6.5   | V    |
| T <sub>j</sub>     | junction temperature           |                                                                                                                                                           | -            | 150   | °C   |
| T <sub>stg</sub>   | storage temperature            |                                                                                                                                                           | -55          | +150  | °C   |
| T <sub>amb</sub>   | ambient temperature            |                                                                                                                                                           | -40          | +85   | °C   |
| $V_{(prot)}$       | protection voltage             | AC and DC short-circuit voltage of output pins and across the load                                                                                        | -            | $V_P$ | V    |
| P <sub>tot</sub>   | total power dissipation        | T <sub>case</sub> = 70 °C                                                                                                                                 | -            | 80    | W    |

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 20 of 46

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

Table 21. Limiting values ...continued

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                       | Conditions                                                 | Min | Max  | Unit |
|------------------|---------------------------------|------------------------------------------------------------|-----|------|------|
| V <sub>esd</sub> | electrostatic discharge voltage | charge voltage HBM                                         |     |      |      |
|                  |                                 | C = 100  pF;<br>$R_s = 1500 \Omega$                        | -   | 2000 | V    |
|                  |                                 | MM                                                         |     |      |      |
|                  |                                 | C = 200 pF;<br>$R_s$ = 10 $\Omega$ ;<br>$L$ = 0.75 $\mu$ H | -   | 200  | V    |

<sup>[1]</sup> The voltage on this pin is clamped by an ESD protection. If this pin is connected to  $V_P$  a series resistance of 10  $k\Omega$  should be added.

# 8. Thermal characteristics

Table 22. Thermal characteristics

| Symbol               | Parameter                                   | Conditions  | Тур | Unit |
|----------------------|---------------------------------------------|-------------|-----|------|
| $R_{\text{th(j-c)}}$ | thermal resistance from junction to case    |             |     |      |
|                      | TDA1566TH                                   |             | 1.0 | K/W  |
|                      | TDA1566J                                    |             | 1.0 | K/W  |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient |             |     |      |
|                      | TDA1566TH                                   | in free air | 35  | K/W  |
|                      | TDA1566J                                    | in free air | 35  | K/W  |

# 9. Characteristics

#### Table 23. Characteristics

Refer to test circuit (see <u>Figure 22</u>);  $V_P = 14.4 \text{ V}$ ;  $R_L = 4 \Omega$ ;  $-40 \degree C < T_{amb} < +85 \degree C$  and  $-40 \degree C < T_j < +150 \degree C$ ; unless otherwise specified.

| Symbol                    | Parameter                     | Conditions                                            | Mi                 | n           | Тур  | Max | Unit |
|---------------------------|-------------------------------|-------------------------------------------------------|--------------------|-------------|------|-----|------|
| Supply volta              | ge behavior                   |                                                       |                    |             |      |     |      |
| (-1 - /                   | operating supply voltage      | $R_L = 4 \Omega$                                      | $V_{P}$            | (low)(mute) | 14.4 | 18  | V    |
|                           |                               | $R_L = 2 \Omega \text{ or } 1 \Omega$                 | [1] V <sub>P</sub> | (low)(mute) | 14.4 | 16  | V    |
| Iq                        | quiescent current             | no load                                               | -                  |             | 180  | 220 | mA   |
| I <sub>stb</sub>          | standby current               | I <sup>2</sup> C-bus mode only                        | -                  |             | 10   | 15  | mA   |
| I <sub>off</sub>          | off-state current             | $V_{EN} \le 0.4 \text{ V}; T_j < 85 ^{\circ}\text{C}$ | -                  |             | 2    | 10  | μΑ   |
| Vo                        | output voltage                |                                                       | 6.7                | 7           | 7.2  | 7.6 | V    |
| V <sub>P(low)(mute)</sub> | low supply voltage            | falling supply voltage                                | 6.5                | 5           | 7.2  | 7.7 | V    |
|                           | mute                          | rising supply voltage                                 | 7.0                | )           | 7.6  | 8.2 | V    |
| $V_{P(POR)}$              | power-on reset supply voltage |                                                       | 4.1                |             | 5.0  | 5.8 | V    |

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 21 of 46

<sup>[2]</sup> The voltage on this pin is clamped by an ESD protection.

# I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

 Table 23.
 Characteristics ...continued

Refer to test circuit (see <u>Figure 22</u>);  $V_P = 14.4 \text{ V}$ ;  $R_L = 4 \Omega$ ;  $-40 \,^{\circ}\text{C} < T_{amb} < +85 \,^{\circ}\text{C}$  and  $-40 \,^{\circ}\text{C} < T_j < +150 \,^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol                     | Parameter               | Conditions                                                                                                               |            | Min | Тур | Max          | Unit                   |
|----------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|--------------|------------------------|
| V <sub>O(offset)</sub>     | output offset voltage   | amplifier mode; on                                                                                                       |            | -50 | 0   | +50          | mV                     |
|                            |                         | line driver mode; on                                                                                                     |            | -25 | 0   | +25          | mV                     |
|                            |                         | amplifier and line driver mode; mute                                                                                     |            | -25 | 0   | +25          | mV                     |
| Mode select                | pin EN (see Figure 5)   |                                                                                                                          |            |     |     |              |                        |
| V <sub>EN</sub>            | voltage on pin EN       | off condition; I <sup>2</sup> C-bus and non-I <sup>2</sup> C-bus mode                                                    |            | -   | -   | 1.0          | V                      |
|                            |                         | standby mode; I <sup>2</sup> C-bus mode                                                                                  |            | 2.6 | -   | $V_P$        | V                      |
|                            |                         | mute condition; non-I <sup>2</sup> C-bus mode                                                                            |            | 2.6 | -   | 4.5          | V                      |
|                            |                         | operating condition;<br>non-I <sup>2</sup> C-bus mode                                                                    | [2]        | 6.5 | -   | $V_P$        | V                      |
| I <sub>EN</sub>            | current on pin EN       | V <sub>EN</sub> = 8.5 V                                                                                                  | [3]        | -   | 10  | 70           | μΑ                     |
| Start-up, shu              | utdown and mute timing  | (see Figure 11)                                                                                                          |            |     |     |              |                        |
| t <sub>wake</sub>          | wake-up time            | time after wake-up via EN pin<br>before first I <sup>2</sup> C-bus<br>transmission is recognized                         |            | -   | 300 | 500          | μs                     |
| td(mute_off)               | mute off delay time     | I <sup>2</sup> C-bus mode with slow start<br>enabled and non-I <sup>2</sup> C-bus<br>mode; DC load detection<br>disabled |            |     |     |              |                        |
|                            |                         | $C_{SVR}$ = 22 $\mu$ F                                                                                                   | <u>[4]</u> | -   | 380 | -            | ms                     |
|                            |                         | $C_{SVR} = 10 \mu F$                                                                                                     | <u>[4]</u> | -   | 170 | -            | ms                     |
|                            |                         | l <sup>2</sup> C-bus mode only; DC load detection enabled; slow start enabled                                            |            |     |     |              |                        |
|                            |                         | $C_{SVR}$ = 22 $\mu$ F                                                                                                   | <u>[4]</u> | -   | 510 | -            | ms                     |
|                            |                         | $C_{SVR}$ = 10 $\mu$ F                                                                                                   | <u>[4]</u> | -   | 250 | -            | ms                     |
|                            |                         | l <sup>2</sup> C-bus mode only; DC load detection disabled; slow start disabled                                          |            |     |     |              |                        |
|                            |                         | $C_{SVR}$ = 22 $\mu$ F                                                                                                   | <u>[4]</u> | -   | 230 | -            | ms                     |
|                            |                         | $C_{SVR}$ = 10 $\mu$ F                                                                                                   | <u>[4]</u> | -   | 110 | -            | ms                     |
|                            |                         | l <sup>2</sup> C-bus mode only; DC load detection enabled; slow start disabled                                           |            |     |     |              |                        |
|                            |                         | $C_{SVR}$ = 22 $\mu$ F                                                                                                   | <u>[4]</u> | -   | 370 | -            | ms                     |
|                            |                         | $C_{SVR} = 10 \mu F$                                                                                                     | <u>[4]</u> | -   | 180 | -            | ms                     |
| det(DCload)                | DC load detection time  | I <sup>2</sup> C-bus mode only; DC load detection enabled                                                                |            |     |     |              |                        |
|                            |                         | $C_{SVR}$ = 22 $\mu$ F                                                                                                   | <u>[4]</u> | -   | 160 | -            | ms                     |
|                            |                         | $C_{SVR} = 10 \mu F$                                                                                                     | <u>[4]</u> | -   | 70  | -            | ms                     |
| t <sub>d(mute-fgain)</sub> | mute to full gain delay | $C_{SVR}$ = 22 $\mu$ F                                                                                                   | [5]        | -   | 90  | -            | ms                     |
|                            | time                    | $C_{SVR}$ = 10 $\mu$ F                                                                                                   | <u>[5]</u> | -   | 40  | -            | ms                     |
| DA1566_2                   |                         |                                                                                                                          |            |     |     | @ NXP B V 20 | 07. All rights reserve |

Product data sheet Rev. 02 — 20 August 2007 22 of 46

# I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

 Table 23.
 Characteristics ...continued

Refer to test circuit (see <u>Figure 22</u>);  $V_P = 14.4 \text{ V}$ ;  $R_L = 4 \Omega$ ;  $-40 \,^{\circ}\text{C} < T_{amb} < +85 \,^{\circ}\text{C}$  and  $-40 \,^{\circ}\text{C} < T_j < +150 \,^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol                     | Parameter                                                           | Conditions                                                                                                                                      | Min | Тур  | Max           | Unit                   |
|----------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|---------------|------------------------|
| t <sub>d(mute-on)</sub>    | mute to on delay time                                               | $I^{2}C$ -bus mode:<br>IB2[D0] = 1 to 0                                                                                                         | -   | 20   | 40            | ms                     |
|                            |                                                                     | non-I <sup>2</sup> C-bus mode: V <sub>EN</sub> from 3.3 V to 8 V                                                                                | -   | 20   | 40            | ms                     |
| t <sub>d(slow_mute)</sub>  | slow mute delay time                                                | I <sup>2</sup> C-bus mode:                                                                                                                      | -   | 20   | 40            | ms                     |
|                            |                                                                     | IB2[D0] = 0  to  1; IB2[D2] = 0                                                                                                                 |     |      |               |                        |
|                            |                                                                     | non-I $^2$ C-bus mode: $V_{EN}$ from 8 V to 3.3 V                                                                                               | -   | 20   | 40            | ms                     |
| t <sub>d(fast_mute)</sub>  | fast mute delay time                                                | on to mute in I <sup>2</sup> C-bus mode;                                                                                                        | -   | 0.1  | 1             | ms                     |
|                            |                                                                     | IB2[D2] = 1; IB2[D0] = 0 to 1                                                                                                                   |     |      |               |                        |
|                            |                                                                     | on to standby in I <sup>2</sup> C-bus mode;<br>IB2[D0] = 0; IB1[D0] = 1 to 0                                                                    | -   | 20   | 40            | ms                     |
|                            |                                                                     | on to off in I <sup>2</sup> C-bus and<br>non-I <sup>2</sup> C-bus mode: V <sub>EN</sub> from<br>8 V to 0.5 V                                    | -   | 0.1  | 1             | ms                     |
| t <sub>(on-SVR)</sub>      | time from amplifier<br>switch-on to SVR<br>above V <sub>P</sub> / 2 | via $I^2C$ -bus (IB1[D0]) to<br>DB3[D4] = 1 (SVR above<br>$V_P/2$ ); $I^2C$ -bus mode with slow<br>start enabled; DC load<br>detection disabled |     |      |               |                        |
|                            |                                                                     | $C_{SVR} = 22 \mu F$                                                                                                                            | -   | 1000 | -             | ms                     |
|                            |                                                                     | $C_{SVR} = 10 \mu F$                                                                                                                            | -   | 440  | -             | ms                     |
|                            |                                                                     | I <sup>2</sup> C-bus mode only; DC load detection enabled; slow start enabled.                                                                  |     |      |               |                        |
|                            |                                                                     | C <sub>SVR</sub> = 22 μF                                                                                                                        | -   | 1100 | -             | ms                     |
|                            |                                                                     | C <sub>SVR</sub> = 10 μF                                                                                                                        | -   | 530  | -             | ms                     |
|                            |                                                                     | I <sup>2</sup> C-bus mode only; DC load detection disabled; slow start disabled                                                                 |     |      |               |                        |
|                            |                                                                     | $C_{SVR} = 22 \mu F$                                                                                                                            | -   | 810  | -             | ms                     |
|                            |                                                                     | $C_{SVR} = 10 \mu F$                                                                                                                            | -   | 370  | -             | ms                     |
|                            |                                                                     | I <sup>2</sup> C-bus mode only; DC load detection enabled; slow start disabled                                                                  |     |      |               |                        |
|                            |                                                                     | C <sub>SVR</sub> = 22 μF                                                                                                                        | -   | 940  | -             | ms                     |
|                            |                                                                     | $C_{SVR} = 10 \mu F$                                                                                                                            | -   | 450  | -             | ms                     |
| l <sup>2</sup> C-bus inter | rface and 1 $\Omega$ selection[6]                                   | 1                                                                                                                                               |     |      |               |                        |
| V <sub>IL(SCL)</sub>       | LOW-level input voltage on pin SCL                                  |                                                                                                                                                 | -   | -    | 1.5           | V                      |
| V <sub>IL(SDA)</sub>       | LOW-level input voltage on pin SDA                                  |                                                                                                                                                 | -   | -    | 1.5           | V                      |
| V <sub>IH(SCL)</sub>       | HIGH-level input voltage on pin SCL                                 |                                                                                                                                                 | 2.3 | -    | 5.5           | V                      |
| TDA1566_2                  |                                                                     |                                                                                                                                                 |     |      | © NXP B.V. 20 | 07. All rights reserve |

Product data sheet Rev. 02 — 20 August 2007 23 of 46

# I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

 Table 23.
 Characteristics ...continued

Refer to test circuit (see <u>Figure 22</u>);  $V_P = 14.4 \text{ V}$ ;  $R_L = 4 \Omega$ ;  $-40 \,^{\circ}\text{C} < T_{amb} < +85 \,^{\circ}\text{C}$  and  $-40 \,^{\circ}\text{C} < T_j < +150 \,^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol                    | Parameter                                            | Conditions                                                                        | N            | /lin | Тур | Max   | Unit |
|---------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------|--------------|------|-----|-------|------|
| $V_{IH(SDA)}$             | HIGH-level input voltage on pin SDA                  |                                                                                   | 2            | 2.3  | -   | 5.5   | V    |
| $V_{OL(SDA)}$             | LOW-level output voltage on pin SDA                  | $I_{load} = 5 \text{ mA}$                                                         | -            |      | -   | 0.4   | V    |
| f <sub>clk</sub>          | clock frequency                                      |                                                                                   | -            |      | 400 | -     | kHz  |
| $V_{1OHM}$                | voltage on pin 10HM                                  | mono channel mode                                                                 | <u>[7]</u> 2 | 2.5  | -   | $V_P$ | V    |
|                           |                                                      | dual channel mode                                                                 | 0            |      | -   | 1.5   | V    |
| I <sub>1OHM</sub>         | current on pin 10HM                                  | $V_{1OHM} = 1.5 V$                                                                | -            |      | 130 | 200   | μΑ   |
|                           |                                                      | $V_{1OHM} = 5.5 V$                                                                | -            |      | -   | 5     | μΑ   |
| I <sub>SCL</sub>          | current on pin SCL                                   | V <sub>SCL</sub> = 1.5 V                                                          | -            |      | -   | 5     | μΑ   |
|                           |                                                      | $V_{SCL} = 5.5 V$                                                                 | -            |      | -   | 5     | μΑ   |
| I <sub>SDA</sub>          | current on pin SDA                                   | $V_{SDA} = 1.5 V$                                                                 | -            |      | -   | 5     | μΑ   |
|                           |                                                      | $V_{SDA} = 5.5 V$                                                                 | -            |      | -   | 5     | μΑ   |
| I <sub>ADS1</sub>         | current on pin ADS1                                  | ADS1 pin connected to GND                                                         | -            |      | 300 | 400   | μΑ   |
|                           |                                                      | ADS1 pin connected via 33 k $\!\Omega$ to GND                                     | -            |      | 70  | 100   | μΑ   |
| I <sub>ADS2</sub>         | current on pin ADS2                                  | ADS2 pin connected to GND                                                         | -            |      | 300 | 400   | μΑ   |
|                           |                                                      | ADS2 pin connected via 33 k $\!\Omega$ to GND                                     | -            |      | 70  | 100   | μΑ   |
| Diagnostic                |                                                      |                                                                                   |              |      |     |       |      |
| $V_{OL(DIAG)}$            | LOW-level output voltage on pin DIAG                 | fault condition; I <sub>DIAG</sub> = 1 mA                                         | -            |      | -   | 0.3   | V    |
| V <sub>OL(CLIP)</sub>     | LOW-level output voltage on pin CLIP                 | TH version only; clip or temperature pre-warning active; I <sub>CLIP</sub> = 1 mA | -            |      | -   | 0.3   | V    |
| I <sub>LIH(CLIP)</sub>    | HIGH-level input<br>leakage current on pin<br>CLIP   | diagnostic, clip or temperature pre-warning not activated                         | -            |      | -   | 2     | μΑ   |
| I <sub>LIH(DIAG)</sub>    | HIGH-level input<br>leakage current on pin<br>DIAG   | diagnostic, clip or temperature pre-warning not activated                         | -            |      | -   | 2     | μΑ   |
| $V_{th(offset)}$          | threshold voltage for offset detection               |                                                                                   | 1            | .0   | 1.5 | 2.0   | V    |
| THD <sub>CLIP7</sub>      | 7 % clip detection level (THD)                       | $I^2$ C-bus mode: $IB2[D7] = 1$                                                   | [8] _        |      | 7   | -     | %    |
| THD <sub>CLIP3</sub>      | 3 % clip detection level (THD)                       | $I^2C$ -bus mode: $IB2[D7] = 0$ and non- $I^2C$ -bus mode                         | [8] _        |      | 3   | -     | %    |
| T <sub>j(AV)(warn1)</sub> | average junction<br>temperature for<br>pre-warning 1 | I <sup>2</sup> C-bus mode: IB3[D4] = 0 and non-I <sup>2</sup> C-bus mode          | -            |      | 145 | -     | °C   |
| $T_{j(AV)(warn2)}$        | average junction<br>temperature for<br>pre-warning 2 | I <sup>2</sup> C-bus mode: IB3[D4] = 1                                            | -            |      | 122 | -     | °C   |

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 24 of 46

# I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

 Table 23.
 Characteristics ...continued

Refer to test circuit (see <u>Figure 22</u>);  $V_P = 14.4 \text{ V}$ ;  $R_L = 4 \Omega$ ;  $-40 \,^{\circ}\text{C} < T_{amb} < +85 \,^{\circ}\text{C}$  and  $-40 \,^{\circ}\text{C} < T_j < +150 \,^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol                                     | Parameter                                                                           | Conditions                                                                                        | Min          | Тур | Max | Unit |
|--------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------|-----|-----|------|
| $T_{j(AV)(G(-0.5dB))}$                     | average junction<br>temperature for 0.5 dB<br>gain reduction                        | $V_i = 0.05 \text{ V}$                                                                            | -            | 155 | -   | °C   |
| $\Delta T_{j(warn1\text{-mute})}$          | difference in junction<br>temperature between<br>pre-warning 1 and<br>mute          |                                                                                                   | -            | 10  | -   | °C   |
| $\Delta T_{j(G(-0.5\text{-}40\text{dB}))}$ | difference in junction<br>temperature between<br>0.5 dB and 40 dB gain<br>reduction |                                                                                                   | -            | 20  | -   | °C   |
| $T_{j(AV)(off)}$                           | average junction temperature for off                                                |                                                                                                   | -            | 175 | 185 | °C   |
| $Z_{\text{th(load)}}$                      | load detection<br>threshold impedance                                               | amplifier DC load detection;<br>I <sup>2</sup> C-bus mode only:<br>$R_{PROG} = 1500 \Omega/1 \%$  | -            | -   | 25  | Ω    |
|                                            |                                                                                     | line driver DC load detection; $I^2C$ -bus mode only: $R_{PROG} = 1500 \Omega/1 \%$               | 120          | -   | 500 | Ω    |
|                                            |                                                                                     | open load DC load detection; $I^2C$ -bus mode only: $R_{PROG} = 1500 \ \Omega/1 \ \%$             | <u>[9]</u> 5 | -   | -   | kΩ   |
| I <sub>oM</sub>                            | peak output current                                                                 | AC load bit is set; $I^2C$ -bus mode only:<br>$R_{PROG} = 1500 \ \Omega/1 \ \%; \ T_j > 0 \ ^C$   | 320          | -   | -   | mA   |
|                                            |                                                                                     | AC load bit is not set; $I^2C$ -bus mode only:<br>$R_{PROG} = 1500 \ \Omega/1 \ \%; T_j > 0 \ ^C$ | -            | -   | 200 | mA   |

# I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

Table 23. Characteristics ...continued

Refer to test circuit (see <u>Figure 22</u>);  $V_P = 14.4 \text{ V}$ ;  $R_L = 4 \Omega$ ;  $-40 \,^{\circ}\text{C} < T_{amb} < +85 \,^{\circ}\text{C}$  and  $-40 \,^{\circ}\text{C} < T_j < +150 \,^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol    | Parameter                 | Conditions                                                                                    | Min | Тур   | Max           | Unit                    |
|-----------|---------------------------|-----------------------------------------------------------------------------------------------|-----|-------|---------------|-------------------------|
| Amplifier |                           |                                                                                               |     |       |               |                         |
| Po        | output power              | $R_L$ = 4 $\Omega$ ; $V_P$ = 14.4 V;<br>THD = 0.5 %                                           | -   | 23    | -             | W                       |
|           |                           | $R_L = 4 \Omega$ ; $V_P = 14.4 V$ ; THD = 3 %                                                 | -   | 24    | -             | W                       |
|           |                           | $R_L = 4 \Omega$ ; $V_P = 14.4 V$ ; THD = 10 %                                                | 24  | 29    | -             | W                       |
|           |                           | $R_L = 4 \Omega$ ; $V_P = 14.4 V$<br>maximum power; $V_i = 2 V$<br>(RMS) square wave          | 40  | 45    | -             | W                       |
|           |                           | $R_L = 4 \Omega$ ; $V_P = 15.2 V$<br>maximum power; $V_i = 2 V$<br>(RMS) square wave          | 45  | 50    | -             | W                       |
|           |                           | $R_L$ = 2 $\Omega$ ; $V_P$ = 14.4 V;<br>THD = 0.5 %                                           | -   | 38    | -             | W                       |
|           |                           | $R_L = 2 \Omega$ ; $V_P = 14.4 V$ ; THD = 3 %                                                 | -   | 41    | -             | W                       |
|           |                           | $R_L = 2 \Omega$ ; $V_P = 14.4 V$ ; THD = 10 %                                                | 39  | 50    | -             | W                       |
|           |                           | $R_L = 2 \Omega$ ; $V_P = 14.4 V$<br>maximum power; $V_i = 2 V$<br>(RMS) square wave          | 67  | 75    | -             | W                       |
|           |                           | $R_L = 1 \Omega$ ; $V_P = 14.4 V$ ; THD = 0.5 %                                               | -   | 74    | -             | W                       |
|           |                           | $R_L = 1 \Omega$ ; $V_P = 14.4 V$ ; THD = 3 %                                                 | -   | 81    | -             | W                       |
|           |                           | $R_L = 1 \Omega$ ; $V_P = 14.4 V$ ; THD = 10 %                                                | 78  | 92    | -             | W                       |
|           |                           | $R_L = 1 \Omega$ ; $V_P = 14.4 V$<br>maximum power; $V_i = 2 V$<br>(RMS) square wave          | 130 | 150   | -             | W                       |
| THD       | total harmonic distortion | $P_0$ = 1 W to 12 W; f = 1 kHz; $R_L$ = 4 $\Omega$                                            | -   | 0.005 | 0.1           | %                       |
|           |                           | $P_0 = 1$ W to 12 W; $f = 1$ kHz; $R_L = 2$ $\Omega$                                          | -   | 0.01  | 0.2           | %                       |
|           |                           | $P_o$ = 1 W to 12 W; f = 1 kHz;<br>$R_L$ = 1 $\Omega$                                         | -   | 0.02  |               | %                       |
|           |                           | $P_0$ = 1 W to 12 W; f = 10 kHz;<br>measured with 30 kHz filter;<br>$R_L$ = 4 $\Omega$        | -   | 0.1   | 0.3           | %                       |
|           |                           | $P_o$ = 1 W to 12 W; f = 10 kHz;<br>measured with 30 kHz filter;<br>$R_L$ = 2 $\Omega$        | -   | 0.2   | 0.6           | %                       |
|           |                           | line driver mode; $V_o$ =1 V (RMS) and 5 V (RMS); $f$ = 20 Hz to 20 kHz; $R_L$ = 400 $\Omega$ | -   | 0.02  | 0.1           | %                       |
| DA1566_2  |                           |                                                                                               |     |       | © NXP B.V. 20 | 007. All rights reserve |

Product data sheet

Rev. 02 — 20 August 2007

26 of 46

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

Table 23. Characteristics ... continued

Refer to test circuit (see <u>Figure 22</u>);  $V_P = 14.4 \text{ V}$ ;  $R_L = 4 \Omega$ ;  $-40 \degree C < T_{amb} < +85 \degree C$  and  $-40 \degree C < T_j < +150 \degree C$ ; unless otherwise specified.

| Symbol                 | Parameter                      | Conditions                                                                                                      | ľ             | Min | Тур            | Max | Unit |
|------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------|-----|----------------|-----|------|
| $\alpha_{\text{cs}}$   | channel separation             | $f$ = 1 kHz to 10 kHz; $R_s$ = 2 $k\Omega$                                                                      | 4             | 42  | 55             | -   | dB   |
| SVRR                   | supply voltage rejection ratio | f = 100 Hz to 10 kHz;<br>$R_s$ = 2 k $\Omega$ ; $V_{ripple}$ = 2 V (p-p)                                        | 2             | 45  | 70             | -   | dB   |
| CMRR                   | common-mode rejection ratio    | amplifier mode; $V_{cm} = 0.3 \text{ V (p-p); f} = 1 \text{ kHz to} \\ 3 \text{ kHz; } R_s = 2 \text{ k}\Omega$ | (             | 60  | 70             | -   | dB   |
| $V_{cm(max)(rms)}$     | maximum common-mode            | $f = 1 \text{ kHz}$ ; $V_i = 0.5 \text{ V (RMS)}$ ; amplifier mode                                              | -             | -   | -              | 1   | V    |
|                        | voltage (RMS value)            | $f = 1 \text{ kHz}$ ; $V_i = 1.6 \text{ V (RMS)}$ ; line driver mode                                            | -             | -   | -              | 0.6 | V    |
| $V_{n(o)(RMS)}$        | RMS noise output voltage       | line driver mode; filter 20 Hz to 22 kHz; $R_s$ = 2 k $\Omega$                                                  | -             | -   | 20             | 50  | μV   |
|                        |                                | amplifier mode; filter 20 Hz to 22 kHz; $R_s$ = 2 k $\Omega$                                                    | -             | -   | 50             | 70  | μV   |
|                        |                                | mute mode; filter 20 Hz to 22 kHz; $R_s = 2 k\Omega$                                                            | -             | -   | 20             | 50  | μV   |
| $G_{v(amp)}$           | voltage gain amplifier mode    | $(V_{OUT1+} - V_{OUT1-}) / (V_{IN1+} - V_{IN1-})$                                                               | 2             | 25  | 26             | 27  | dB   |
| $G_{v(Id)}$            | voltage gain line driver mode  | $(V_{OUT1+} - V_{OUT1-}) / (V_{IN1+} - V_{IN1-})$                                                               | 1             | 15  | 16             | 17  | dB   |
| $Z_{i(sym)}$           | symmetrical input impedance    | C = 470 nF                                                                                                      | <u>[10]</u> 2 | 44  | 60             | -   | kΩ   |
| $\alpha_{\text{mute}}$ | mute attenuation               | $f = 1 \text{ kHz}; V_i = 1 \text{ V (RMS)}$                                                                    | -             | -   | 80             | -   | dB   |
| B <sub>p</sub>         | power bandwidth                | –1 dB; C = 2.2 μF                                                                                               | [11] _        | -   | 20 to<br>20000 | -   | Hz   |

<sup>[1]</sup> Operation above 16 V with a 2  $\Omega$  or 1  $\Omega$  mode with reactive load can trigger the amplifier protection. The amplifier switches off and will restart after 8 ms resulting in an 'audio hole'.

- [2] If the EN pin is connected with  $V_P$  a series resistance of 10 k $\Omega$  is necessary for load dump robustness.
- [3] If the EN pin is left unconnected the amplifier will be switched off.
- [4] The mute release is initiated when the SVR voltage increases above 3.5 V typical. Mute release is defined as the moment when the output signal has reached 10 % of the expected amplitude.
- [5] Mute release is defined as the moment when the output signal has reached 10 % of the expected amplitude  $(G_v \times V_i)$ . Full gain is defined as the moment when the output signal has reached 90 % of the expected amplitude  $(G_v \times V_i)$ .
- [6] Standard I<sup>2</sup>C-bus spec: maximum LOW level = 0.3 × V<sub>DD</sub>, minimum HIGH level = 0.7 × V<sub>DD</sub>. To comply with 5 V and 3.3 V logic the maximum LOW level is defined with V<sub>DD</sub> = 5 V and the minimum HIGH level with V<sub>DD</sub> = 3.3 V.
- [7] If the 1  $\Omega$  pin is connected with V<sub>P</sub> a series resistance of 10 k $\Omega$  is necessary for load dump robustness.
- [8] Clip detect is not operational for  $V_P < 10 \text{ V}$ .
- [9] If an open load is detected the amplifier is switched in line driver mode.
- [10]  $R_s$  is the total differential source resistance. -3 dB cut-off frequency is given as

$$\frac{I}{2\pi\times R_i\times C_i} = \frac{I}{2\pi\times 22\;k\Omega\times 470\;nF\times 0.8} = 19\;H_Z\;\text{assuming worst case low input resistance and 20 \% spread in C_i.}$$

[11] Power bandwidth can be limited by the -3 dB cut-off frequency, see <u>Table note 10</u>.

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 27 of 46

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

# 9.1 Performance diagrams

All graphs  $T_{amb} = 25$  °C.



 $R_L = 4 \Omega$ ; 80 kHz measurement filter.

- (1) f = 10 kHz.
- (2) f = 1 kHz.
- (3) f = 100 Hz.

Fig 12. THD as a function of output power



 $R_L = 4 \Omega$ ; 80 kHz measurement filter.

- (1)  $P_0 = 1 W$ .
- (2)  $P_0 = 10 \text{ W}.$

Fig 13. THD as a function of frequency



 $R_L$  = 100  $\Omega$ ; 80 kHz measurement filter; f = 1 kHz.

Fig 14. THD as a function of output voltage in line driver mode



 $R_s = 1 \text{ k}\Omega$ ;  $C_{SVR} = 10 \mu\text{F}$ .

Fig 15. SVRR as a function of frequency (operating)

TDA1566\_2

© NXP B.V. 2007. All rights reserved.

28 of 46

# I<sup>2</sup>C-bus controlled dual channel/single channel amplifier



Fig 16. SVRR as a function of frequency (mute)



Fig 17. Channel separation as a function of frequency

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

# 9.2 PCB layout



# I<sup>2</sup>C-bus controlled dual channel/single channel amplifier



TDA1566\_2 © NXP B.V. 2007. All rights reserved. Rev. 02 — 20 August 2007

31 of 46

# l<sup>2</sup>C-bus controlled dual channel/single channel amplifier



TDA1566\_2 © NXP B.V. 2007. All rights reserved. Rev. 02 — 20 August 2007

32 of 46

# I<sup>2</sup>C-bus controlled dual channel/single channel amplifier



TDA1566\_2 © NXP B.V. 2007. All rights reserved. Rev. 02 — 20 August 2007

33 of 46

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

# 10. Test information



- (1) The 220 nF capacitor should be placed close to the V<sub>P</sub> and PGND pins of the IC.
- (2) In non-l<sup>2</sup>C-bus mode the PROG pin should be left unconnected for 26 dB gain selection or connected via a resistor of 1500  $\Omega$  to GND for 16 dB gain selection.
- (3) CLIP is not available in the DBS27P version.
- (4) In non-I<sup>2</sup>C-bus mode (ADS1 pin connected to GND) and balanced input source (ADS2 pin connected to GND) selected. ADS2 is not available in DBS27P version.

Fig 22. Non-I<sup>2</sup>C-bus mode (26 dB gain)

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier



- (2)  $R_{PROG}$  defines the trip levels for the AC and DC load detection.
- (3) CLIP is not available in DBS27P version.
- (4) I<sup>2</sup>C-bus mode is selected with ADS1 open. ADS2 is not available in DBS27P version.

Fig 23. I<sup>2</sup>C-bus mode

© NXP B.V. 2007. All rights reserved. TDA1566\_2

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier



- (1) The 220 nF capacitor should be placed close to the  $V_{P}$  and PGND pins of the IC.
- (2) In non-I<sup>2</sup>C-bus mode the PROG pin should be left unconnected for 26 dB gain selection or connected via a resistor of 1500  $\Omega$  to GND for 16 dB gain selection.
- (3) CLIP is not available in the DBS27P version.
- (4) In non-l<sup>2</sup>C-bus mode (ADS1 pin connected to GND) and balanced input source (ADS2 pin connected to GND) selected. ADS2 is not available in DBS27P version.

Fig 24. Non-l<sup>2</sup>C-bus mode (1  $\Omega$  mode and 26 dB gain)

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier



(4) I<sup>2</sup>C-bus mode is selected with ADS1 open. ADS2 is not available in DBS27P version.

Fig 25.  $I^2$ C-bus mode (1  $\Omega$  mode)

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

#### l<sup>2</sup>C-bus controlled dual channel/single channel amplifier

**EUROPEAN** 

**PROJECTION** 

 $\bigcirc$ 

**ISSUE DATE** 

03-02-18

03-07-23

# 11. Package outline



SOT566-3



Fig 26. Package outline SOT566-3 (HSOP24)

IEC

OUTLINE

VERSION

SOT566-3

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

**JEITA** 

Product data sheet Rev. 02 — 20 August 2007 38 of 46

**JEDEC** 

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier



Fig 27. Package outline SOT827-1 (DBS27P)

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 39 of 46

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

# 12. Handling information

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be completely safe you must take normal precautions appropriate to handling integrated circuits.

# 13. Soldering

#### 13.1 Introduction

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

# 13.2 Through-hole mount packages

#### 13.2.1 Soldering by dipping or by solder wave

Typical dwell time of the leads in the wave ranges from 3 seconds to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature  $(T_{stg(max)})$ . If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### 13.2.2 Manual soldering

Apply the soldering iron (24 V or less) to the lead(s) of the package, either below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 °C and 400 °C, contact may be up to 5 seconds.

#### 13.3 Surface mount packages

#### 13.3.1 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 28</u>) than a PbSn process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 40 of 46

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 24 and 25

Table 24. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |  |
|------------------------|---------------------------------|-------|--|--|--|
|                        | Volume (mm³)                    |       |  |  |  |
|                        | < 350                           | ≥ 350 |  |  |  |
| < 2.5                  | 235                             | 220   |  |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |  |

Table 25. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|
| Volume (mm³)           |                                 |             |        |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |
| > 2.5                  | 250 245 245                     |             |        |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 28.



For further information on temperature profiles, refer to Application Note AN10365 "Surface mount reflow soldering description".

41 of 46

© NXP B.V. 2007. All rights reserved. TDA1566\_2 Rev. 02 — 20 August 2007

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

#### 13.3.2 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 seconds to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 13.3.3 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to  $300\,^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 seconds to 5 seconds between 270 °C and 320 °C.

#### 13.4 Package related soldering information

Table 26. Suitability of IC packages for wave, reflow and dipping soldering methods

| Mounting                   | Package <sup>[1]</sup>          | Soldering method |              |          |
|----------------------------|---------------------------------|------------------|--------------|----------|
|                            |                                 | Wave             | Reflow[2]    | Dipping  |
| Through-hole mount         | CPGA, HCPGA                     | suitable         | <u> </u>     | _        |
|                            | DBS, DIP, HDIP, RDBS, SDIP, SIL | suitable[3]      | _            | suitable |
| Through-hole-surface mount | PMFP <sup>[4]</sup>             | not suitable     | not suitable | _        |

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 42 of 46

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

Table 26. Suitability of IC packages for wave, reflow and dipping soldering methods ... continued

| Mounting      | Package <sup>[1]</sup>                                                                           | Soldering method            |              |         |
|---------------|--------------------------------------------------------------------------------------------------|-----------------------------|--------------|---------|
|               |                                                                                                  | Wave                        | Reflow[2]    | Dipping |
| Surface mount | BGA, HTSSONT <sup>[5]</sup> , LBGA,<br>LFBGA, SQFP, SSOPT <sup>[5]</sup> , TFBGA,<br>VFBGA, XSON | not suitable                | suitable     | _       |
|               | DHVQFN, HBCC, HBGA, HLQFP,<br>HSO, HSOP, HSQFP, HSSON,<br>HTQFP, HTSSOP, HVQFN,<br>HVSON, SMS    | not suitable <sup>[6]</sup> | suitable     | -       |
|               | PLCC[7], SO, SOJ                                                                                 | suitable                    | suitable     | _       |
|               | LQFP, QFP, TQFP                                                                                  | not recommended[7][8]       | suitable     | _       |
|               | SSOP, TSSOP, VSO, VSSOP                                                                          | not recommended[9]          | suitable     | _       |
|               | CWQCCNL[10], WQCCNL[10]                                                                          | not suitable                | not suitable | _       |

- [1] For more detailed information on the BGA packages refer to the (*LF*)BGA Application Note (AN01026); order a copy from your NXP Semiconductors sales office.
- [2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect).
- [3] For SDIP packages, the longitudinal axis must be parallel to the transport direction of the printed-circuit board.
- [4] Hot bar soldering or manual soldering is suitable for PMFP packages.
- [5] These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 °C ± 10 °C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible.
- [6] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- [7] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- [8] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- [9] Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.
- [10] Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request.

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

# I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

# 14. Revision history

#### Table 27. Revision history

| Document ID                   | Release date                | Data sheet status                                                                                                         | Change notice      | Supersedes       |
|-------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|
| TDA1566_2                     | 20070820                    | Product data sheet                                                                                                        | -                  | TDA1566_1        |
| Modifications:                | guidelines o  Legal texts I | of this data sheet has been re<br>if NXP Semiconductors.<br>have been adapted to the new<br>haracteristics" changed value | w company name whe | ere appropriate. |
| TDA1566_1<br>(9397 750 15043) | 20060405                    | Product data sheet                                                                                                        | -                  | -                |

#### I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

# 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 15.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 15.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a NXP Semiconductors product can reasonably be expected to

result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

#### 16. Contact information

For additional information, please visit: http://www.nxp.com

For sales office addresses, send an email to: salesaddresses@nxp.com

TDA1566\_2 © NXP B.V. 2007. All rights reserved.

Product data sheet Rev. 02 — 20 August 2007 45 of 46

# I<sup>2</sup>C-bus controlled dual channel/single channel amplifier

# 17. Contents

| 1            | General description 1                                        |
|--------------|--------------------------------------------------------------|
| 2            | Features                                                     |
| 3            | Ordering information 2                                       |
| 4            | Block diagram 2                                              |
| 5            | Pinning information 4                                        |
| 5.1          | Pinning                                                      |
| 5.2          | Pin description 5                                            |
| 6            | Functional description 7                                     |
| 6.1          | General                                                      |
| 6.1.1        | Mode selection                                               |
| 6.1.2        | Gain selection                                               |
| 6.1.2.1      | I <sup>2</sup> C-bus mode                                    |
| 6.1.2.2      | Non-I <sup>2</sup> C-bus mode 8                              |
| 6.1.3        | Balanced and unbalanced input sources 9                      |
| 6.1.4        | Single channel 1 W operation                                 |
| 6.1.5        | Mute speed setting                                           |
| 6.1.6        | Pins with double functions                                   |
| 6.2          | Load identification (I <sup>2</sup> C-bus mode only) 10      |
| 6.2.1        | DC load detection                                            |
| 6.2.2<br>6.3 |                                                              |
| 6.3.1        | Diagnostic                                                   |
| 6.3.2        | Diagnostic level settings                                    |
| 6.3.3        | Temperature pre-warning                                      |
| 6.3.4        | Speaker protection                                           |
| 6.3.5        | Offset detection                                             |
| 6.4          | I <sup>2</sup> C-bus operation                               |
| 6.4.1        | I <sup>2</sup> C-bus address with hardware address select 15 |
| 6.4.2        | Instruction bytes                                            |
| 6.4.3        | Data bytes                                                   |
| 6.5          | Timing waveforms                                             |
| 6.5.1        | Start-up and shutdown 17                                     |
| 6.5.2        | Engine start                                                 |
| 7            | Limiting values                                              |
| 8            | Thermal characteristics                                      |
| 9            | Characteristics                                              |
| 9.1          | Performance diagrams 28                                      |
| 9.2          | PCB layout                                                   |
| 10           | Test information                                             |
| 11           | Package outline                                              |
| 12           | Handling information 40                                      |
| 13           | Soldering 40                                                 |
| 13.1         | Introduction                                                 |
| 13.2         | Through-hole mount packages 40                               |
| 13.2.1       | Soldering by dipping or by solder wave 40                    |

| 13.2.2               | Manual soldering                      | 40                   |
|----------------------|---------------------------------------|----------------------|
| 13.3                 | Surface mount packages                | 40                   |
| 13.3.1               | Reflow soldering                      | 40                   |
| 13.3.2               | Wave soldering                        | 42                   |
| 13.3.3               | Manual soldering                      | 42                   |
| 13.4                 | Package related soldering information | 42                   |
| 14                   | Revision history                      | 44                   |
|                      |                                       |                      |
| 15                   | Legal information                     | 45                   |
| <b>15</b><br>15.1    | Legal information                     |                      |
| . •                  | _                                     | 45                   |
| 15.1                 | Data sheet status                     | 45<br>45             |
| 15.1<br>15.2         | Data sheet status Definitions         | 45<br>45<br>45       |
| 15.1<br>15.2<br>15.3 | Data sheet status                     | 45<br>45<br>45<br>45 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

founded by

PHILIPS

© NXP B.V. 2007.

All rights reserved.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 20 August 2007 Document identifier: TDA1566\_2