

Data Sheet February 18, 2008 FN6186.1

## Low Noise, Low Power I<sup>2</sup>C® Bus, 128 Taps

The ISL22316 integrates a single digitally controlled potentiometer (DCP) and non-volatile memory on a monolithic CMOS integrated circuit.

The digitally controlled potentiometer is implemented with a combination of resistor elements and CMOS switches. The position of the wipers are controlled by the user through the I<sup>2</sup>C bus interface. The potentiometer has an associated volatile Wiper Register (WR) and a non-volatile Initial Value Register (IVR) that can be directly written to and read by the user. The contents of the WR controls the position of the wiper. At power-up, the device recalls the contents of the DCP's IVR to the WR.

The DCP can be used as a three-terminal potentiometer or as a two-terminal variable resistor in a wide variety of applications including control, parameter adjustments, and signal processing.

#### **Features**

- · 128 resistor taps
- I<sup>2</sup>C serial interface
- Two address pins, up to four devices/bus
- · Non-volatile storage of wiper position
- Wiper resistance: 70Ω typical @ V<sub>CC</sub> = 3.3V
- Shutdown mode
- Shutdown current 5µA max
- Power supply: 2.7V to 5.5V
- 50kΩ or 10kΩ total resistance
- · High reliability
  - Endurance: 1,000,000 data changes per bit per register
  - Register data retention: 50 years @ T ≤ +55°C
- 10 Ld MSOP or 10 Ld TDFN package
- Pb-free (RoHS compliant)

#### **Pinouts**



## Ordering Information

| PART NUMBER<br>(Note) | PART MARKING | RESISTANCE OPTION ( $k\Omega$ ) | TEMP. RANGE<br>(°C) | PACKAGE        | PKG. DWG. # |
|-----------------------|--------------|---------------------------------|---------------------|----------------|-------------|
| ISL22316UFU10Z*       | 316UZ        | 50                              | -40 to +125         | 10 Ld MSOP     | M10.118     |
| ISL22316WFU10Z*       | 316WZ        | 10                              | -40 to +125         | 10 Ld MSOP     | M10.118     |
| ISL22316UFRT10Z*      | 316U         | 50                              | -40 to +125         | 10 Ld 3x3 TDFN | L10.3x3B    |
| ISL22316WFRT10Z*      | 316W         | 10                              | -40 to +125         | 10 Ld 3x3 TDFN | L10.3x3B    |

<sup>\*</sup>Add "-TK" suffix for tape and reel. Please refer to TB347 for details on reel specifications.

NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate PLUS ANNEAL - e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

## Block Diagram



## Pin Descriptions

| MSOP PIN<br>NUMBER | TDFN PIN<br>NUMBER | PIN NAME | DESCRIPTION                                                   |
|--------------------|--------------------|----------|---------------------------------------------------------------|
| 1                  | 1                  | SCL      | Open drain I <sup>2</sup> C interface clock input             |
| 2                  | 2                  | SDA      | Open drain Serial data I/O for the I <sup>2</sup> C interface |
| 3                  | WWW                | B)A' (;  | Devi e at dress nout for t e I C nterfa                       |
| 4                  | 4                  | A0       | Device address input for the I <sup>2</sup> C interface       |
| 5                  | 5                  | SHDN     | Shutdown active low input                                     |
| 6                  | 6                  | GND      | Device ground pin                                             |
| 7                  | 7                  | RL       | "Low" terminal of DCP                                         |
| 8                  | 8                  | RW       | "Wiper" terminal of DCP                                       |
| 9                  | 9                  | RH       | "High" terminal of DCP                                        |
| 10                 | 10                 | VCC      | Power supply pin                                              |

#### **Absolute Maximum Ratings**

| Storage Temperature65°C to +150°C               |
|-------------------------------------------------|
| Voltage at any Digital Interface Pin            |
| with Respect to GND0.3V to V <sub>CC</sub> +0.3 |
| V <sub>CC</sub>                                 |
| Voltage at any DCP Pin with                     |
| Respect to GND0.3V to V <sub>CC</sub>           |
| l <sub>W</sub> (10s)                            |
| Latchup (Note 1) Class II, Level B @ +125°C     |
| ESD Ratings                                     |
| Human Body Model                                |
| Charge Device Model1kV                          |

#### **Thermal Information**

| Thermal Resistance (Typical)            | $\theta_{JA}$ (°C/W) | θ <sub>JC</sub> (°C/W) |
|-----------------------------------------|----------------------|------------------------|
| 10 Lead MSOP (Note 2)                   | 120                  | N/A                    |
| 10 Lead TDFN (Notes 2, 3)               | 150                  | 48.3                   |
| Maximum Junction Temperature (Plastic P | ackage)              | +150°C                 |
| Pb-free reflow profile                  |                      | ee link below          |
| http://www.intersil.com/pbfree/Pb-FreeR | eflow.asp            |                        |

#### **Recommended Operating Conditions**

| Temperature Range (Extended Industrial) | -40°C to +125°C |
|-----------------------------------------|-----------------|
| V <sub>CC</sub>                         | 2.7V to 5.5V    |
| Power Rating of each DCP                | 5mW             |
| Wiper Current of each DCP               | ±3.0mA          |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 1. Jedec Class II pulse conditions and failure criterion used. Level B exceptions are: using a max positive pulse of 6.5V on the SHDN pin, and using a max negative pulse of -1V for all pins.
- 2. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.
- 3.  $\theta_{JC}$  is for the location in the center of the exposed metal pad on the package underside.

#### **Analog Specifications** Over recommended operating conditions, unless otherwise stated.

| SYMBOL                                                      | PARAMETER                                                              | TEST CONDITIONS                                   | MIN<br>(Note 18) | TYP<br>(Note 4) | MAX<br>(Note 18) | UNIT                |
|-------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------|------------------|-----------------|------------------|---------------------|
| R <sub>TOTAL</sub>                                          | R <sub>H</sub> to R <sub>L</sub> Resistance                            | W option                                          |                  | 10              |                  | kΩ                  |
|                                                             |                                                                        | U option                                          |                  | 50              |                  | kΩ                  |
|                                                             | RH to RL Resistance Telepance End tv-Env Ten peratule Coefficient      | IC com/In                                         | -20              | o i             | +20              | %                   |
|                                                             | End ty-End Tymperature Coefficient                                     | w Coin. COM/In                                    | ter              | <b>≥</b> ±5(    |                  | ppm/°C<br>(Note 17) |
|                                                             |                                                                        | U option                                          |                  | ±80             |                  | ppm/°C<br>(Note 17) |
| R <sub>W</sub>                                              | Wiper Resistance                                                       | $V_{CC} = 3.3V$ , wiper current = $VCC/R_{TOTAL}$ |                  | 70              | 200              | Ω                   |
| V <sub>RH</sub> , V <sub>RL</sub>                           | V <sub>RH</sub> and V <sub>RL</sub> Terminal Voltages                  | V <sub>RH</sub> and V <sub>RL</sub> to GND        | 0                |                 | Vcc              | V                   |
| C <sub>H</sub> /C <sub>L</sub> /C <sub>W</sub><br>(Note 17) | Potentiometer Capacitance                                              |                                                   |                  | 10/10/25        |                  | pF                  |
| I <sub>LkgDCP</sub>                                         | Leakage on DCP Pins                                                    | Voltage at pin from GND to VCC                    |                  | 0.1             | 1                | μA                  |
| VOLTAGE DIV                                                 | IDER MODE (0V @ R <sub>L</sub> ; V <sub>CC</sub> @ R <sub>H</sub> ; me | easured at R <sub>W</sub> , unloaded)             |                  |                 |                  |                     |
| INL<br>(Note 9)                                             | Integral Non-linearity                                                 | Monotonic over all tap positions, W and U option  | -1               |                 | 1                | LSB<br>(Note 5)     |
| DNL<br>(Note 8)                                             | Differential Non-linearity                                             | Monotonic over all tap positions, W and U option  | -0.5             |                 | 0.5              | LSB<br>(Note 5)     |
| ZSerror                                                     | Zero-scale Error                                                       | W option                                          | 0                | 1               | 5                | LSB                 |
| (Note 6)                                                    |                                                                        | U option                                          | 0                | 0.5             | 2                | (Note 5)            |
| FSerror                                                     | Full-scale Error                                                       | W option                                          | -5               | -1              | 0                | LSB                 |
| (Note 7)                                                    |                                                                        | U option                                          | -2               | -1              | 0                | (Note 5)            |
| TC <sub>V</sub> (Notes 10, 17)                              | Ratiometric Temperature Coefficient                                    | DCP register set to 40 hex for W and U option     |                  | ±4              |                  | ppm/°C              |

## Analog Specifications Over recommended operating conditions, unless otherwise stated. (Continued)

| SYMBOL               | PARAMETER                                           | TEST CONDITIONS                                                                              | MIN<br>(Note 18)                     | TYP<br>(Note 4) | MAX<br>(Note 18) | UNIT            |
|----------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------|-----------------|------------------|-----------------|
| RESISTOR M           | <b>ODE</b> (Measurements between R <sub>W</sub> and | $R_L$ with $R_H$ not connected, or between $R_W$ an                                          | d R <sub>H</sub> with R <sub>L</sub> | not connec      | ted)             |                 |
| RINL<br>(Note 14)    | Integral Non-linearity                              | DCP register set between 10 hex and 7F hex; monotonic over all tap positions; W and U option | -1                                   |                 | 1                | MI<br>(Note 11) |
| RDNL<br>(Note 13)    | Differential Non-linearity                          | W option                                                                                     | -1                                   |                 | 1                | MI<br>(Note 11) |
|                      |                                                     | U option                                                                                     | -0.5                                 |                 | 0.5              | MI<br>(Note 11) |
| Roffset<br>(Note 12) | Offset                                              | W option                                                                                     | 0                                    | 1               | 5                | MI<br>(Note 11) |
|                      |                                                     | U option                                                                                     | 0                                    | 0.5             | 2                | MI<br>(Note 11) |

### **Operating Specifications** Over the recommended operating conditions, unless otherwise specified.

| SYMBOL                            | PARAMETER                                                | TEST CONDITIONS                                                                                                                  | MIN<br>(Note 18) | TYP<br>(Note 4) | MAX<br>(Note 18) | UNIT |
|-----------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|------------------|------|
| I <sub>CC1</sub>                  | V <sub>CC</sub> Supply Current (Volatile Write/Read)     | f <sub>SCL</sub> = 400kHz; SDA = Open; (for I <sup>2</sup> C, active, read and write states)                                     |                  |                 | 0.5              | mA   |
| I <sub>CC2</sub>                  | V <sub>CC</sub> Supply Current (Non-volatile Write/Read) | f <sub>SCL</sub> = 400kHz; SDA = Open; (for I <sup>2</sup> C, active, read and write states)                                     |                  |                 | 3                | mA   |
| I <sub>SB</sub>                   | V <sub>CC</sub> Current (Standby)                        | V <sub>CC</sub> = +5.5V @ +85°C, I <sup>2</sup> C interface in standby state                                                     |                  |                 | 5                | μA   |
|                                   | www.BDT1                                                 | $CC = +5.5$ \( \text{?} \) $2 \cdot 126$ \( \text{int} \) rface in $\frac{1}{2}$ standby state                                   | ers              | sil             | 7                | μA   |
|                                   |                                                          | $V_{CC}$ = +3.6V @ +85°C, I <sup>2</sup> C interface in standby state                                                            |                  |                 | 3                | μΑ   |
|                                   |                                                          | $V_{CC}$ = +3.6V @ +125°C, I <sup>2</sup> C interface in standby state                                                           |                  |                 | 5                | μΑ   |
| I <sub>SD</sub>                   | V <sub>CC</sub> Current (Shutdown)                       | $V_{CC}$ = +5.5V @ +85°C, I <sup>2</sup> C interface in standby state                                                            |                  |                 | 3                | μΑ   |
|                                   |                                                          | $V_{CC}$ = +5.5V @ +125°C, I <sup>2</sup> C interface in standby state                                                           |                  |                 | 5                | μΑ   |
|                                   |                                                          | $V_{CC}$ = +3.6V @ +85°C, I <sup>2</sup> C interface in standby state                                                            |                  |                 | 2                | μΑ   |
|                                   |                                                          | V <sub>CC</sub> = +3.6V @ +125°C, I <sup>2</sup> C interface in standby state                                                    |                  |                 | 4                | μA   |
| l <sub>LkgDig</sub>               | Leakage Current, at Pins A0, A1, SHDN, SDA and SCL       | Voltage at pin from GND to V <sub>CC</sub> , SDA is inactive                                                                     | -1               |                 | 1                | μA   |
| t <sub>DCP</sub><br>(Note 17)     | DCP Wiper Response Time                                  | SCL falling edge of last bit of DCP data byte to wiper new position                                                              |                  | 1.5             |                  | μs   |
| <sup>t</sup> ShdnRec<br>(Note 17) | DCP Recall Time from Shutdown Mode                       | From rising edge of SHDN signal to wiper stored position and RH connection                                                       |                  | 1.5             |                  | μs   |
|                                   |                                                          | SCL falling edge of last bit of ACR data byte to wiper stored position and RH connection                                         |                  | 1.5             |                  | μs   |
| Vpor                              | Power-on Recall Voltage                                  | Minimum V <sub>CC</sub> at which memory recall occurs                                                                            | 2.0              |                 | 2.6              | V    |
| V <sub>CC</sub> Ramp              | V <sub>CC</sub> Ramp Rate                                |                                                                                                                                  | 0.2              |                 |                  | V/ms |
| t <sub>D</sub>                    | Power-up Delay                                           | V <sub>CC</sub> above Vpor, to DCP Initial Value<br>Register recall completed and I <sup>2</sup> C Interface<br>in standby state |                  |                 | 3                | ms   |

## **Operating Specifications** Over the recommended operating conditions, unless otherwise specified. **(Continued)**

| SYMBOL                       | PARAMETER                                                        | PARAMETER TEST CONDITIONS                                                                                                                  |                      | TYP<br>(Note 4) | MAX<br>(Note 18)      | UNIT   |
|------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------|-----------------------|--------|
| EEPROM S                     | PECIFICATION                                                     |                                                                                                                                            |                      |                 |                       | •      |
|                              | EEPROM Endurance                                                 |                                                                                                                                            | 1,000,000            |                 |                       | Cycles |
|                              | EEPROM Retention                                                 | Temperature T ≤ +55°C                                                                                                                      | 50                   |                 |                       | Years  |
| t <sub>WC</sub><br>(Note 16) | Non-volatile Write Cycle Time                                    |                                                                                                                                            |                      | 12              | 20                    | ms     |
| SERIAL IN                    | TERFACE SPECIFICATIONS                                           |                                                                                                                                            | 1                    |                 |                       |        |
| $V_{IL}$                     | A1, A0, SHDN, SDA, and SCL Input Buffer LOW Voltage              |                                                                                                                                            | -0.3                 |                 | 0.3*V <sub>CC</sub>   | V      |
| V <sub>IH</sub>              | A1, A0, SHDN, SDA, and SCL Input Buffer HIGH Voltage             |                                                                                                                                            | 0.7*V <sub>CC</sub>  |                 | V <sub>CC</sub> + 0.3 | V      |
| Hysteresis                   | SDA and SCL Input Buffer Hysteresis                              |                                                                                                                                            | 0.05*V <sub>CC</sub> |                 |                       | V      |
| V <sub>OL</sub>              | SDA Output Buffer LOW Voltage, Sinking 4mA                       |                                                                                                                                            | 0                    |                 | 0.4                   | V      |
| Cpin<br>(Note 17)            | A1, A0, SHDN, SDA, and SCL Pin<br>Capacitance                    |                                                                                                                                            |                      | 10              |                       | pF     |
| f <sub>SCL</sub>             | SCL Frequency                                                    |                                                                                                                                            |                      |                 | 400                   | kHz    |
| t <sub>sp</sub>              | Pulse Width Suppression Time at SDA and SCL Inputs               | Any pulse narrower than the max spec is suppressed                                                                                         |                      |                 | 50                    | ns     |
| t <sub>AA</sub>              | SCL Falling Edge to SDA Output Data Valid                        | SCL falling edge crossing 30% of $V_{CC}$ , until SDA exits the 30% to 70% of $V_{CC}$ window                                              |                      |                 | 900                   | ns     |
| <sup>t</sup> BUF             | Time the Bus Must be Free Before the Start of a New Transmission | SDA crossing 70% of V <sub>CC</sub> during a STOP condition, to SDA crossing 70% of V <sub>CC</sub> during the following \$1 ART/condition | 1300<br><b>C C S</b> | s i I           |                       | ns     |
| $t_{LOW}$                    | Clock LOW Time                                                   | Measured at the 30% of $V_{CC}$ crossing                                                                                                   | 1300                 |                 |                       | ns     |
| tHIGH                        | Clock HIGH Time                                                  | Measured at the 70% of V <sub>CC</sub> crossing                                                                                            | 600                  |                 |                       | ns     |
| <sup>t</sup> SU:STA          | START Condition Setup Time                                       | SCL rising edge to SDA falling edge; both crossing 70% of V <sub>CC</sub>                                                                  | 600                  |                 |                       | ns     |
| thd:STA                      | START Condition Hold Time                                        | From SDA falling edge crossing 30% of $\rm V_{CC}$ to SCL falling edge crossing 70% of $\rm V_{CC}$                                        | 600                  |                 |                       | ns     |
| t <sub>SU:DAT</sub>          | Input Data Setup Time                                            | From SDA exiting the 30% to 70% of V <sub>CC</sub> window, to SCL rising edge crossing 30% of V <sub>CC</sub>                              | 100                  |                 |                       | ns     |
| tHD:DAT                      | Input Data Hold Time                                             | From SCL rising edge crossing 70% of $\rm V_{CC}$ to SDA entering the 30% to 70% of $\rm V_{CC}$ window                                    | 0                    |                 |                       | ns     |
| t <sub>SU:STO</sub>          | STOP Condition Setup Time                                        | From SCL rising edge crossing 70% of V <sub>CC</sub> , to SDA rising edge crossing 30% of V <sub>CC</sub>                                  | 600                  |                 |                       | ns     |
| t <sub>HD:STO</sub>          | STOP Condition Hold Time for Read, or Volatile Only Write        | From SDA rising edge to SCL falling edge; both crossing 70% of $\rm V_{CC}$                                                                | 1300                 |                 |                       | ns     |
| <sup>t</sup> DH              | Output Data Hold Time                                            | From SCL falling edge crossing 30% of $V_{CC}$ , until SDA enters the 30% to 70% of $V_{CC}$ window                                        | 0                    |                 |                       | ns     |
| t <sub>R</sub>               | SDA and SCL Rise Time                                            | From 30% to 70% of $V_{CC}$                                                                                                                | 20 +<br>0.1*Cb       |                 | 250                   | ns     |
| t <sub>F</sub>               | SDA and SCL Fall Time                                            | From 70% to 30% of V <sub>CC</sub>                                                                                                         | 20 +<br>0.1*Cb       |                 | 250                   | ns     |
| Cb                           | Capacitive Loading of SDA or SCL                                 | Total on-chip and off-chip                                                                                                                 | 10                   |                 | 400                   | pF     |

#### Operating Specifications Over the recommended operating conditions, unless otherwise specified. (Continued)

| SYMBOL            | PARAMETER                                 | TEST CONDITIONS                                                                                                                                               | MIN<br>(Note 18) | TYP<br>(Note 4) | MAX<br>(Note 18) | UNIT |
|-------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|------------------|------|
| Rpu               | SDA and SCL Bus Pull-up Resistor Off-chip | Maximum is determined by $t_R$ and $t_F$<br>For Cb = 400pF, max is about $2k\Omega \sim 2.5k\Omega$<br>For Cb = 40pF, max is about $15k\Omega \sim 20k\Omega$ | 1                |                 |                  | kΩ   |
| t <sub>SU:A</sub> | A1 and A0 Setup Time                      | Before START condition                                                                                                                                        | 600              |                 |                  | ns   |
| t <sub>HD:A</sub> | A1 and A0 Hold Time                       | After STOP condition                                                                                                                                          | 600              |                 |                  | ns   |

#### NOTES:

- 4. Typical values are for  $T_A = +25$ °C and 3.3V supply voltage.
- 5. LSB: [V(R<sub>W</sub>)<sub>127</sub> V(R<sub>W</sub>)<sub>0</sub>]/127. V(R<sub>W</sub>)<sub>127</sub> and V(R<sub>W</sub>)<sub>0</sub> are V(R<sub>W</sub>) for the DCP register set to 7F hex and 00 hex respectively. LSB is the incremental voltage when changing from one tap to an adjacent tap.
- 6. ZS error =  $V(RW)_0/LSB$ .
- 7. FS error =  $[V(RW)_{127} V_{CC}]/LSB$ .
- 8. DNL =  $[V(RW)_i V(RW)_{i-1}]/LSB-1$ , for i = 1 to 127. i is the DCP register setting.
- 9.  $INL = [V(RW)_i (i \cdot LSB) V(RW)_0]/LSB$  for i = 1 to 127
- 10.  $TC_{V} = \frac{Max(V(RW)_{i}) Min(V(RW)_{i})}{[Max(V(RW)_{i}) + Min(V(RW)_{i})]/2} \times \frac{10^{6}}{165^{\circ}C} \text{ for } i = 16 \text{ to } 127 \text{ decimal, } T = -40^{\circ}C \text{ to } +125^{\circ}C. \text{ Max()} \text{ is the maximum value of the wiper voltage over the temperature range.}$
- 11. MI =  $|RW_{127} RW_0|/127$ . MI is a minimum increment.  $RW_{127}$  and  $RW_0$  are the measured resistances for the DCP register set to 7F hex and 00 hex respectively.
- Roffset = RW<sub>0</sub>/MI, when measuring between RW and RL.
   Roffset = RW<sub>127</sub>/MI, when measuring between RW and RH.
- 13.  $RDNL = (RW_i RW_{i-1})/MI 1$ , for i = 16 to 127.
- 14. RINL =  $[RW_i (MI \cdot i) RW_0]/MI$ , for i = 16 to 127.
- 15.  $TC_{R} = \frac{[Max(Ri) Min(Ri)]}{[Max(Ri) + Min(Ri)]} \times 10^{6}$  for i = 16 to 127, T = -40°C to 125°C. Max() is the maximum value of the resistance and Min () is the maximum value of the resistance of the temperature range.
- 16. t<sub>WC</sub> is the time from a valid STOP condition at the end of a Write sequence of 2C serial internal non-volatile write cycle.
- 17. Limits should be considered typical and are not production tested.
- 18. Parts are 100% tested at +25°C. Over-temperature limits established by characterization and are not production tested.

#### SDA vs SCL Timing



#### A0 and A1 Pin Timing



# Typical Per William CuBDTIC.com/Intersil



FIGURE 1. WIPER RESISTANCE vs TAP POSITION [ I(RW) =  $V_{CC}/R_{TOTAL}$  ] FOR 10k $\Omega$  (W)



FIGURE 2. STANDBY I<sub>CC</sub> vs V<sub>CC</sub>

## Typical Performance Curves (Continued)



FIGURE 3. DNL vs TAP POSITION IN VOLTAGE DIVIDER MODE FOR 10k $\Omega$  (W)



FIGURE 4. INL vs TAP POSITION IN VOLTAGE DIVIDER MODE FOR  $10k\Omega$  (W)



FIGURE 5. ZS<sub>ERROR</sub> vs TEMPERATURE



FIGURE 6.  $FS_{ERROR}$  vs TEMPERATURE



FIGURE 7. DNL vs TAP POSITION IN RHEOSTAT MODE FOR  $\mathbf{10k}\Omega\left(\mathbf{W}\right)$ 



FIGURE 8. INL vs TAP POSITION IN RHEOSTAT MODE FOR  $10 \mathrm{k}\Omega$  (W)

## Typical Performance Curves (Continued)



FIGURE 9. END-TO-END  $R_{TOTAL}$  % CHANGE vs TEMPERATURE



FIGURE 10. TC FOR VOLTAGE DIVIDER MODE IN ppm



FIGURE 11. TC FOR RHEOSTAT MODE IN ppm



FIGURE 12. FREQUENCY RESPONSE (2.6MHz)



FIGURE 13. MIDSCALE GLITCH, CODE 3Fh TO 40h



FIGURE 14. LARGE SIGNAL SETTLING TIME

## Pin Description

#### Potentiometers Pins

#### **RH AND RL**

The high (RH) and low (RL) terminals of the ISL22316 are equivalent to the fixed terminals of a mechanical potentiometer. RH and RL are referenced to the relative position of the wiper and not the voltage potential on the terminals. With WR set to 127 decimal, the wiper will be closest to RH, and with the WR set to 0, the wiper is closest to RL.

#### RW

RW is the wiper terminal and is equivalent to the movable terminal of a mechanical potentiometer. The position of the wiper within the array is determined by the WR register.

#### SHDN

The SHDN pin forces the resistor to end-to-end open circuit condition on RH and shorts RW to RL. When SHDN is returned to logic high, the previous latch settings put RWi at the same resistance setting prior to shutdown. This pin is logically OR'd with the SHDN bit in the ACR register. The I<sup>2</sup>C interface is still available in shutdown mode and all registers are accessible. This pin must remain HIGH for normal operation.



FIGURE 15. DCP CONNECTION IN SHUTDOWN MODE

#### Bus Interface Pins

#### **SERIAL DATA INPUT/OUTPUT (SDA)**

The SDA is a bidirectional serial data input/output pin for I<sup>2</sup>C interface. It receives device address, operation code, wiper address and data from an I<sup>2</sup>C external master device at the rising edge of the serial clock SCL, and it shifts out data after each falling edge of the serial clock.

SDA requires an external pull-up resistor, since it is an open drain input/output.

#### **SERIAL CLOCK (SCL)**

This input is the serial clock of the I<sup>2</sup>C serial interface. SCL requires an external pull-up resistor, since it is an open drain input.

#### **DEVICE ADDRESS (A1, A0)**

The address inputs are used to set the least significant 2 bits of the 7-bit I<sup>2</sup>C interface slave address. A match in the slave

address serial data stream must match with the Address input pins in order to initiate communication with the ISL22316. A maximum of four ISL22316 devices may occupy the I<sup>2</sup>C serial bus.

#### **Principles of Operation**

The ISL22316 is an integrated circuit incorporating one DCP with its associated registers, non-volatile memory and an I $^2$ C serial interface providing direct communication between a host and the potentiometer and memory. The resistor array is comprised of individual resistors connected in series. At either end of the array and between each resistor is an electronic switch that transfers the potential at that point to the wiper.

The electronic switches on the device operate in a "make before break" mode when the wiper changes tap positions.

When the device is powered down, the last value stored in IVR will be maintained in the non-volatile memory. When power is restored, the contents of the IVR is recalled and loaded into the WR to set the wiper to the initial value.

#### **DCP Description**

The DCP is implemented with a combination of resistor elements and CMOS switches. The physical ends of each DCP are equivalent to the fixed terminals of a mechanical potentiometer (RH and RL pins). The RW pin of the DCP is connected to intermediate nodes, and is equivalent to the wper erm halol a ne bani al seten iometer. The position of the wiper terminal within the DCP is controlled by a 7-bit volatile Wiper Register (WR). When the WR of a DCP contains all zeroes (WR<6:0>: 00h), its wiper terminal (RW) is closest to its "Low" terminal (RL). When the WR register of a DCP contains all ones (WR<6:0>: 7Fh), its wiper terminal (RW) is closest to its "High" terminal (RH). As the value of the WR increases from all zeroes (0) to all ones (127 decimal), the wiper moves monotonically from the position closest to RL to the closest to RH. At the same time, the resistance between RW and RL increases monotonically, while the resistance between RH and RW decreases monotonically.

While the ISL22316 is being powered up, the WR is reset to 40h (64 decimal), which locates RW roughly at the center between RL and RH. After the power supply voltage becomes large enough for reliable non-volatile memory reading, the WR will be reload with the value stored in a non-volatile Initial Value Register (IVR).

The WR and IVR can be read or written to directly using the I<sup>2</sup>C serial interface as described in the following sections.

#### **Memory Description**

The ISL22316 contains one non-volatile 8-bit register, known as the Initial Value Register (IVR), and two volatile 8-bit registers, Wiper Register (WR) and Access Control Register (ACR). Table 1 shows the Memory map of the ISL22316. The

non-volatile register (IVR) at address 0, contain initial wiper position and volatile registers (WR) contain current wiper position.

**TABLE 1. MEMORY MAP** 

| ADDRESS | NON-VOLATILE | VOLATILE |  |  |  |
|---------|--------------|----------|--|--|--|
| 2       | _            | ACR      |  |  |  |
| 1       | Reserved     |          |  |  |  |
| 0       | IVR          | WR       |  |  |  |

The non-volatile IVR and volatile WR registers are accessible with the same address.

The Access Control Register (ACR) contains information and control bits described in Table 2.

The VOL bit (ACR<7>) determines whether the access is to wiper registers WR or initial value registers IVR.

TABLE 2. ACCESS CONTROL REGISTER (ACR)

| VOL | SHDN | WIP | 0 | 0 | 0 | 0 | 0 |
|-----|------|-----|---|---|---|---|---|
|-----|------|-----|---|---|---|---|---|

If VOL bit is 0, the non-volatile IVR register is accessible. If VOL bit is 1, only the volatile WR is accessible. Note, value is written to IVR register also is written to the WR. The default value of this bit is 0.

The SHDN bit (ACR<6>) disables or enables Shutdown mode. This bit is logically OR 'd with SHDN pin. When this bit is 0, DCP is in Shutdown mode. Default value of SHDN it is 1.

The WIP bit (ACR<5>) is read only bit. It indicates that non-volatile write operation is in progress. It is impossible to write to the WR or ACR while WIP bit is 1.

#### I<sup>2</sup>C Serial Interface

The ISL22316 supports an I<sup>2</sup>C bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master always initiates data transfers and provides the clock for both transmit and receive operations. Therefore, the ISL22316 operates as a slave device in all applications.

All communication over the I<sup>2</sup>C interface is conducted by sending the MSB of each byte of data first.

#### **Protocol Conventions**

Data states on the SDA line must change only during SCL LOW periods. SDA state changes during SCL HIGH are reserved for indicating START and STOP conditions (see Figure 16). On power-up of the ISL22316, the SDA pin is in the input mode.

All I<sup>2</sup>C interface operations must begin with a START condition, which is a HIGH to LOW transition of SDA while SCL is HIGH. The ISL22316 continuously monitors the SDA and SCL lines for the START condition and does not respond to any command until this condition is met (see Figure 16). A START condition is ignored during the power-up of the device.

All I<sup>2</sup>C interface operations must be terminated by a STOP condition, which is a LOW to HIGH transition of SDA while SCL is HIGH (see Figure 16). A STOP condition at the end of a read operation, or at the end of a write operation places the device in its standby mode.

An ACK, Acknowledge, is a software convention used to indicate a successful data transfer. The transmitting device, either master or slave, releases the SDA bus after transmitting eight bits. During the ninth clock cycle, the receiver pulls the SDA line LOW to acknowledge the reception of the eight bits of data (see Figure 17).

The ISL22316 responds with an ACK after recognition of a START condition followed by a valid Identification Byte, and once again after successful receipt of an Address Byte. The ISL22316 also responds with an ACK after receiving a Data Byte of a write operation. The master must respond with an ACK after receiving a Data Byte of a read operation

A valid Identification Byte contains 01010 as the five MSBs, and the following two bits matching the logic values present at pins A1 and A). The LOB is the Read/V rite bit. Its value is "1" for a Read operation, and "0" for a Write operation (see Table 3).

Logic values at pins A1 and A0 respectively



**TABLE 3. IDENTIFICATION BYTE FORMAT** 



FIGURE 16. VALID DATA CHANGES, START AND STOP CONDITIONS



# WWW.BDTIC.com/Intersi



FIGURE 18. BYTE WRITE SEQUENCE



FIGURE 19. READ SEQUENCE

#### Write Operation

A Write operation requires a START condition, followed by a valid Identification Byte, a valid Address Byte, a Data Byte, and a STOP condition. After each of the three bytes, the ISL22316 responds with an ACK. At this time, the device enters its standby state (see Figure 18).

The non-volatile write cycle starts after STOP condition is determined and it requires up to 20ms delay for the next non-volatile write.

#### Read Operation

A Read operation consists of a three byte instruction followed by one or more Data Bytes (See Figure 19). The master initiates the operation issuing the following sequence: a START, the Identification byte with the  $R/\overline{W}$  bit set to "0", an Address Byte, a second START, and a second Identification byte with the  $R/\overline{W}$  bit set to "1". After each of the three bytes, the ISL22316 responds with an ACK. Then the ISL22316 transmits Data Bytes as long as the master responds with an ACK during the SCL cycle following the eighth bit of each byte. The master terminates the read operation (issuing a  $\overline{ACK}$  and STOP condition) following the last bit of the last Data Byte (see Figure 19).

In order to read back the non-volatile IVR, it is recommended that the application reads the ACR first to verify the WIP bit is 0. If the WIP bit (ACR[5]) is not 0, the host should repeat its reading sequence again.

## www.BDTIC.com/Intersil

## Thin Dual Flat No-Lead Plastic Package (TDFN)









L10.3x3B 10 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE

|        | ı    |         |      |       |
|--------|------|---------|------|-------|
| SYMBOL | MIN  | NOMINAL | MAX  | NOTES |
| Α      | 0.70 | 0.75    | 0.80 | -     |
| A1     | -    | -       | 0.05 | -     |
| А3     |      | -       |      |       |
| b      | 0.18 | 0.25    | 0.30 | 5, 8  |
| D      |      | -       |      |       |
| D2     | 2.23 | 2.38    | 2.48 | 7, 8  |
| E      |      | -       |      |       |
| E2     | 1.49 | 1.64    | 1.74 | 7, 8  |
| е      |      | -       |      |       |
| k      | 0.20 | -       | -    | -     |
| L      | 0.30 | 0.40    | 0.50 | 8     |
| N      |      | 2       |      |       |
| Nd     |      | 3       |      |       |

Rev. 0 2/06

#### NOTES:

- 1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
- 2. N is the number of terminals.
- 3. Nd refers to the number of terminals on D.
- m ar in millim term. ∖ngles a e in degrees.
- All dimensions are in millimeters. Angles are in degrees.

  5. Dimens on papeles othe netallised terminal and is measured. between 0.15mm and 0.30mm from the terminal tip.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- 7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
- 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.
- 9. COMPLIANT TO JEDEC MO-229-WEED-3 except for dimensions E2 & D2.

## Mini Small Outline Plastic Packages (MSOP)



## M10.118 (JEDEC MO-187BA) 10 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE

|        | INCHES         |                 | MILLIMETERS    |                 |       |
|--------|----------------|-----------------|----------------|-----------------|-------|
| SYMBOL | MIN            | MAX             | MIN            | MAX             | NOTES |
| Α      | 0.037          | 0.043           | 0.94           | 1.10            | -     |
| A1     | 0.002          | 0.006           | 0.05           | 0.15            | -     |
| A2     | 0.030          | 0.037           | 0.75           | 0.95            | -     |
| b      | 0.007          | 0.011           | 0.18           | 0.27            | 9     |
| С      | 0.004          | 0.008           | 0.09           | 0.20            | -     |
| D      | 0.116          | 0.120           | 2.95           | 3.05            | 3     |
| E1     | 0.116          | 0.120           | 2.95           | 3.05            | 4     |
| е      | 0.020 BSC      |                 | 0.50 BSC       |                 | -     |
| E      | 0.187          | 0.199           | 4.75           | 5.05            | -     |
| L      | 0.016          | 0.028           | 0.40           | 0.70            | 6     |
| L1     | 0.037 REF      |                 | 0.95 REF       |                 | -     |
| N      | 10             |                 | 10             |                 | 7     |
| R      | 0.003          | -               | 0.07           | -               | -     |
| R1     | 0.003          | -               | 0.07           | -               | -     |
| θ      | 5 <sup>0</sup> | 15 <sup>0</sup> | 5 <sup>0</sup> | 15 <sup>0</sup> | -     |
| α      | 0°             | 6 <sup>0</sup>  | 0°             | 6 <sup>0</sup>  | -     |

Rev. 0 12/02

#### NOTES:

- 1. These package dinhers on are wit in a owable din ensions of COM/ nters
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1994.
- Dimension "D" does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. -H- Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side.
- 5. Formed leads shall be planar with respect to one another within 0.10mm (.004) at seating Plane.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch).
- 10. Datums -A and -B to be determined at Datum plane
- Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com