Fairchild Semiconductor Application Note March 1999 Revised December 2000



# PC100 Memory Driver Competitive Comparisons

### Introduction

**Overview** 

The latest developments in chipset and motherboard design have taken memory performance requirements to new levels. The memory bus speed has been increased from 66MHz to 100MHz to keep pace with the needs of advanced operating systems and software. Feeding today's PC/workstation/server often requires large banks of dense SDRAM (Synchronous DRAM) ICs arranged on DIMMs (Dual in-line memory modules). Due to the inability of the system memory controller to drive the large amount of memory devices and maintain signal integrity or system timing requirements, many of today's DIMMs require buffering of the address and control signal paths. Intel has published a specification for 100MHz SDRAM memory modules called PC100. Proper selection of the logic devices to register and redrive heavily loaded address and control signal paths requires careful consideration of device parameters and can result in a SDRAM DIMM design that uses the fewest components and provides reliable circuit performance (Note 1). This application note compares Fairchild Semiconductor's logic solutions for buffered (or registered) DIMMs to other competitive solutions.

Note 1: See Fairchild Semiconductor AN-5003 PC100 SDRAM Memory Driver Solutions

Fairchild Semiconductor's *CROSSVOLT*<sup>™</sup> VCX family offers a variety of logic solutions that meet or exceed the PC100 specification.

| Device#     | Function                                              |
|-------------|-------------------------------------------------------|
| 74VCX16835  | 18 Bit Universal Buffer                               |
| 74VCX162835 | 18 Bit Universal Buffer<br>w/ 25 Ω Resistor           |
| 74VCX16838  | 16 Bit Selectable Register Buffer                     |
| 74VCX162838 | 16 Bit Selectable Register Buffer<br>w/ 25 Ω Resistor |
| 74VCX16839  | 20 Bit Selectable Register Buffer                     |
| 74VCX162839 | 20 Bit Selectable Register Buffer                     |

The information in this application note provides functional and specification comparisons to several ALVC devices that are also used in DIMM applications. There are several device number differences between the two families. The table below provides a cross reference between VCX and ALVC. AN-5005 PC100 Memory Driver Competitive Comparisons

| Fairchild Device# | ALVC Device # | Function                                                  |  |  |  |  |  |  |  |  |
|-------------------|---------------|-----------------------------------------------------------|--|--|--|--|--|--|--|--|
| 74VCX16835        | 74ALVC16835   | 18 Bit Universal Buffer                                   |  |  |  |  |  |  |  |  |
| 74VCX162835       | 74ALVC162835  | 18 Bit Universal Buffer w/ 25 $\Omega$ Resistor           |  |  |  |  |  |  |  |  |
| 74VCX16838        | 74ALVC16334   | 16 Bit Selectable Register Buffer                         |  |  |  |  |  |  |  |  |
| 74VCX162838       | 74ALVC162334  | 16 Bit Selectable Register Buffer w/ 25 $\Omega$ Resistor |  |  |  |  |  |  |  |  |
| 74VCX16839        | 74ALVC16836   | 20 Bit Selectable Register Buffer                         |  |  |  |  |  |  |  |  |
| 74VCX162839       | 74ALVC162836  | 20 Bit Selectable Register Buffer w/ 25 Ω Resistor        |  |  |  |  |  |  |  |  |

VCX and ALVC Cross Reference Table

CROSSVOLT<sup>™</sup> is a trademark of Fairchild Semiconductor Corporation

# Comparison of 74VCX16835 vs. 74ALVC16835

#### Part Descriptions

#### **Connection Diagram**

NC

NC 2 56 - GND

55 **NC** 

| 74VCX16835  | 18 Bit Universal Buffer with 3-STATE Outputs |
|-------------|----------------------------------------------|
| 74ALVC16835 | 18 Bit Universal Buffer                      |
|             | with 3-STATE Outputs                         |

#### **Functional Comparison**

The 74VCX16835 and 74ALVC16835 are pin and functionally equivalent.

#### **Function Table**

|    | Inputs |            |                |                         |  |  |  |  |  |  |
|----|--------|------------|----------------|-------------------------|--|--|--|--|--|--|
| OE | LE     | CLK        | I <sub>n</sub> | On                      |  |  |  |  |  |  |
| Н  | Х      | х          | Х              | Z                       |  |  |  |  |  |  |
| L  | н      | х          | L              | L                       |  |  |  |  |  |  |
| L  | н      | х          | н              | н                       |  |  |  |  |  |  |
| L  | L      | $\uparrow$ | L              | L                       |  |  |  |  |  |  |
| L  | L      | Ŷ          | н              | н                       |  |  |  |  |  |  |
| L  | L      | н          | Х              | I <sub>0</sub> (Note 2) |  |  |  |  |  |  |
| L  | L      | L          | Х              | I <sub>0</sub> (Note 3) |  |  |  |  |  |  |

 $\begin{array}{l} H = \mbox{Logic HIGH} \\ \mbox{L} = \mbox{Logic LOW} \\ X = \mbox{Don't Care, but not floating} \\ \mbox{Z} = \mbox{High Impedance} \\ \mbox{\uparrow} = \mbox{LOW-to-HIGH Transition} \end{array}$ 

Note 2: Output level before the indicated steady-state input conditions were established provided that CLK was HIGH before LE went LOW. Note 3: Output level before the indicated steady-state input conditions were established.

| 0 <sub>1</sub>    | 3  | 54 | I1                     |
|-------------------|----|----|------------------------|
| GND               | 4  | 53 | -GND                   |
| 0 <sub>2</sub> _  | 5  | 52 | -1 <sub>2</sub>        |
| о <sub>з</sub> _  | 6  | 51 | I <sub>3</sub>         |
| Vcc -             | 7  | 50 | -v <sub>cc</sub>       |
| а <sub>4</sub> —  | 8  | 49 | — I <sub>4</sub>       |
| 0 <sub>5</sub> —  | 9  | 48 | — I <sub>5</sub>       |
| 0 <sub>6</sub> —  | 10 | 47 | <b></b> I <sub>6</sub> |
| GND -             | 11 | 46 | - GND                  |
| 0 <sub>7</sub> -  | 12 | 45 | - 1 <sub>7</sub>       |
| 0 <sub>8</sub> —  | 13 | 44 | — I <sub>8</sub>       |
| 0 <sub>9</sub> _  | 14 | 43 | _l9                    |
| 0 <sub>10</sub> — | 15 | 42 | I <sub>10</sub>        |
| 011 -             | 16 | 41 | I <sub>11</sub>        |
| 0 <sub>12</sub> – | 17 | 40 | -1 <sub>12</sub>       |
| GND 🗕             | 18 | 39 | - GND                  |
| 0 <sub>13</sub> – | 19 | 38 | I <sub>13</sub>        |
| 0 <sub>14</sub>   | 20 | 37 | I <sub>14</sub>        |
| 0 <sub>15</sub> - | 21 | 36 | - I <sub>15</sub>      |
| V <sub>CC</sub> - | 22 | 35 | - Vcc                  |
| 0 <sub>16</sub> — | 23 | 34 |                        |
| 0 <sub>17</sub> — | 24 | 33 |                        |
| GND -             | 25 | 32 | - GND                  |
| 0 <sub>18</sub> — | 26 | 31 | I <sub>18</sub>        |
| OE -              | 27 | 30 | -CLK                   |
| LE -              | 28 | 29 | - GND                  |



# Comparison of 74VCX16835 vs. 74ALVC16835 (Continued) AC Comparison

The following table shows a comparison of the 74VCX16835 device and the equivalent ALVC device. The table also compares performance vs. the Intel PC100 Rev 1.2 Registered DIMM specification.

#### AC Specifications Table

| Baramatar                       | Symbol                          | PC100 (1.2) |      | 74VCX16835 |       | 74ALVC16835 |       | 11:40 | Tool Conditions                                                                 |
|---------------------------------|---------------------------------|-------------|------|------------|-------|-------------|-------|-------|---------------------------------------------------------------------------------|
| Parameter                       | Symbol                          | Min         | Max  | Min        | Max   | Min         | Max   | Units | Test Conditions                                                                 |
| CLK Input<br>Capacitance        | C <sub>IN</sub>                 | 3.30        | 6.00 | 3.5        | (Тур) | 3.5         | (Тур) | pF    | 10 MHz                                                                          |
| Maximum<br>Clock Frequency      | f <sub>MAX</sub>                | 150         |      | 250        |       | 150         |       | MHz   |                                                                                 |
| Output Edge Rate                | t <sub>THL/LH</sub>             | 1.00        | 2.50 |            |       |             |       | V/ns  | C <sub>L</sub> = 50pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>Between 1.2V -1.8V |
| Propagation Delay –<br>Register | t <sub>PHL/LH</sub><br>CLK to Y | 1.7         | 4.5  | 1.7        | 4.5   | 1.7         | 4.5   | ns    | C <sub>L</sub> = 50pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>CLK to any Y       |
| Propagation Delay –<br>Register | t <sub>PHL/LH</sub><br>CLK to Y | 1.5         | 3.0  | 1.5        | 3.0   | 1.5         | 2.9   | ns    | C <sub>L</sub> = 0pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>CLK to any Y        |
| Propagation Delay –<br>Buffer   | t <sub>PHL/LH</sub><br>A to Y   | 1.0         | 4.5  | 1.0        | 3.6   | 1.0         | 4.0   | ns    | C <sub>L</sub> = 50pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>A to any Y         |
| Propagation Delay –<br>Buffer   | t <sub>PHL/LH</sub><br>A to Y   | 0.9         | 2.0  | 0.7        | 2.1   | 0.9         | 2.0   | ns    | C <sub>L</sub> = 0pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>A to any Y          |
| Maximum Allowable<br>SSO Delay  |                                 |             | 300  |            |       |             |       | ps    | $C_L$ = 50pF, Any output combination,<br>$V_{CC}$ = 3.3V +/- 0.15V              |
| Setup Time                      | t <sub>SET</sub>                | 1.7         |      | 1.5        |       | 1.7         |       | ns    | V <sub>CC</sub> = 3.3V +/- 0.15V<br>Any input                                   |
| Hold Time                       | t <sub>HOLD</sub>               | 0.7         |      | 0.7        |       | 0.7         |       | ns    | V <sub>CC</sub> = 3.3V +/- 0.15V<br>Any input                                   |
| Input Current                   | I <sub>IN</sub>                 |             | 10.0 |            | 5.0   |             | 5.0   | uA    | V <sub>IN</sub> = 0V to 3.45V<br>V <sub>CC</sub> = 3.3V +/- 0.15V               |

Note: AC Specifications Table for the VCX and ALVC products above are for  $V_{CC}$  =  $\pm$  10%, and  $T_A$  = –40 to 85°C

www.fairchildsemi.com

# Comparison of 74VCX162835 vs. 74ALVC162835

| Part Descriptions       |                                                                        | Co                        | Connection Diagram |                                            |  |  |  |
|-------------------------|------------------------------------------------------------------------|---------------------------|--------------------|--------------------------------------------|--|--|--|
| 74VCX162835             | 18 Bit Universal Buffer with 3-STATE Outputs and 25 $\Omega$ Resistors | NC                        | 1 5<br>2 5         | 6 GND<br>5 NC                              |  |  |  |
| 74ALVC162835            | 18 Bit Universal Buffer<br>with 3-STATE Outputs<br>and 25 O Recistors  | 0 <sub>1</sub> —<br>GND — | 3 5<br>4 5         | 4 <b>— I<sub>1</sub></b><br>3 <b>—</b> GND |  |  |  |
|                         |                                                                        | 0 <sub>2</sub> _          | 5 5                | 2 -12                                      |  |  |  |
| <b>Functional Compa</b> | rison                                                                  | 0 <sub>3</sub> —          | 6 5                | 1 <b>—</b> I <sub>3</sub>                  |  |  |  |
| The 74VCX162835         | and 74ALVC162835 are pin and func-                                     | Vcc —                     | 7 5                | 0 – Vcc                                    |  |  |  |

The 74VCX162835 and 74ALVC162835 are pin and functionally equivalent.

**Function Table** 

|    | Inputs |            |                |                         |  |  |  |  |  |  |
|----|--------|------------|----------------|-------------------------|--|--|--|--|--|--|
| OE | LE     | CLK        | I <sub>n</sub> | 0 <sub>n</sub>          |  |  |  |  |  |  |
| н  | Х      | х          | Х              | Z                       |  |  |  |  |  |  |
| L  | н      | х          | L              | L                       |  |  |  |  |  |  |
| L  | н      | х          | н              | н                       |  |  |  |  |  |  |
| L  | L      | $\uparrow$ | L              | L                       |  |  |  |  |  |  |
| L  | L      | Ŷ          | н              | н                       |  |  |  |  |  |  |
| L  | L      | н          | Х              | I <sub>o</sub> (Note 4) |  |  |  |  |  |  |
| L  | L      | L          | Х              | I <sub>o</sub> (Note 5) |  |  |  |  |  |  |

H = Logic HIGHL = Logic LOW X = Don't Care, but not floating

Z = High Impedance  $\uparrow = LOW-to-HIGH Transition$ 

Note 4: Output level before the indicated steady-state input conditions were established provided that CLK was HIGH before LE went LOW.

Note 5: Output level before the indicated steady-state input conditions were established.

| 0 <sub>7</sub> -  | 12 | 45 | - 1 <sub>7</sub>         |
|-------------------|----|----|--------------------------|
| 0 <sub>8</sub> —  | 13 | 44 | I <sub>8</sub>           |
| 0 <sub>9</sub> _  | 14 | 43 | — <sup>1</sup> 9         |
| 0 <sub>10</sub> — | 15 | 42 | -1 <sub>10</sub>         |
| 0 <sub>11</sub> — | 16 | 41 | I <sub>11</sub>          |
| 0 <sub>12</sub> — | 17 | 40 | -1 <sub>12</sub>         |
| GND -             | 18 | 39 | - GND                    |
| 0 <sub>13</sub> – | 19 | 38 | - I <sub>13</sub>        |
| 0 <sub>14</sub> _ | 20 | 37 | -1 <sub>14</sub>         |
| 0 <sub>15</sub> - | 21 | 36 | - I <sub>15</sub>        |
| V <sub>CC</sub>   | 22 | 35 | - Vcc                    |
| 0 <sub>16</sub> — | 23 | 34 | -1 <sub>16</sub>         |
| 0 <sub>17</sub> - | 24 | 33 | <b>-</b> 1 <sub>17</sub> |
| GND -             | 25 | 32 | - GND                    |
| 0 <sub>18</sub> - | 26 | 31 | -1 <sub>18</sub>         |
| OE -              | 27 | 30 | -CLK                     |
| LE                | 28 | 29 | - GND                    |

49

48 **-** I<sub>5</sub>

47 • I<sub>6</sub>

46 -GND

**- I**4

a<sub>4</sub>

05

06 10

GND 11

8

9



www.fairchildsemi.com

4

# Comparison of 74VCX162835 vs. 74ALVC162835 (Continued) AC Comparison

The following table shows a comparison of the 74VCX162835 device and the equivalent ALVC device. The table also compares performance vs. the Intel PC100 Rev 1.2 Registered DIMM specification.

#### AC Specifications Table

| Paramotor                       | Symbol                          | PC100 (1.2) 74VCX162835 |      | (162835 | 74ALVC162835 |     | Unite | Toot Conditions |                                                                                 |
|---------------------------------|---------------------------------|-------------------------|------|---------|--------------|-----|-------|-----------------|---------------------------------------------------------------------------------|
| Farameter                       | Symbol                          | Min                     | Max  | Min     | Max          | Min | Max   | Units           | Test conditions                                                                 |
| CLK Input<br>Capacitance        | C <sub>IN</sub>                 | 3.30                    | 6.00 | 3.5     | (Тур)        | 3.5 | (Тур) | pF              | 10 MHz                                                                          |
| Maximum<br>Clock Frequency      | f <sub>MAX</sub>                | 150                     |      | 250     |              | 150 |       | MHz             |                                                                                 |
| Output Edge Rate                | t <sub>THL/LH</sub>             | 1.00                    | 2.50 |         |              |     |       | V/ns            | C <sub>L</sub> = 50pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>Between 1.2V -1.8V |
| Propagation Delay –<br>Register | t <sub>PHL/LH</sub><br>CLK to Y | 1.9                     | 4.5  | 1.9     | 4.5          | 1.9 | 5.0   | ns              | C <sub>L</sub> = 50pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>CLK to any Y       |
| Propagation Delay –<br>Register | t <sub>PHL/LH</sub><br>CLK to Y | 1.4                     | 2.9  | 1.4     | 2.9          | 1.4 | 2.9   | ns              | C <sub>L</sub> = 0pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>CLK to any Y        |
| Propagation Delay –<br>Buffer   | t <sub>PHL/LH</sub><br>A to Y   | 1.0                     | 4.5  | 1.0     | 4.2          | 1.0 | 4.0   | ns              | C <sub>L</sub> = 50pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>A to any Y         |
| Propagation Delay –<br>Buffer   | t <sub>PHL/LH</sub><br>A to Y   | 0.9                     | 2.0  | 0.7     | 2.6          | 0.9 | 2.0   | ns              | C <sub>L</sub> = 0pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>A to any Y          |
| Maximum Allowable<br>SSO Delay  |                                 |                         | 300  |         |              |     |       | ps              | $C_L$ = 50pF, Any output combination,<br>$V_{CC}$ = 3.3V +/- 0.15V              |
| Setup Time                      | t <sub>SET</sub>                | 1.7                     |      | 1.5     |              | 1.7 |       | ns              | V <sub>CC</sub> = 3.3V +/- 0.15V<br>Any input                                   |
| Hold Time                       | t <sub>HOLD</sub>               | 0.7                     |      | 0.7     |              | 0.7 |       | ns              | V <sub>CC</sub> = 3.3V +/- 0.15V<br>Any input                                   |
| Input Current                   | I <sub>IN</sub>                 | 1.9                     | 4.5  | 1.9     | 4.5          | 1.9 | 5.0   | uA              | V <sub>IN</sub> = 0V to 3.45V<br>V <sub>CC</sub> = 3.3V +/- 0.15V               |

Note: AC Specifications Table for the VCX and ALVC products above are for  $V_{CC}$  =  $\pm$  10%, and  $T_A$  = –40 to 85°C

www.fairchildsemi.com

# Comparison of 74VCX16838 vs. 74ALVC16334

| Part Descriptions |                                                           |
|-------------------|-----------------------------------------------------------|
| 74VCX16838        | 16 Bit Selectable Register Buffer<br>with 3-STATE Outputs |
| 74ALVC16334       | 16 Bit Universal Bus Driver<br>with 3-STATE Outputs       |

#### **Functional Comparison**

The 74VCX16838 and 74ALVC16334 are pin and functionally equivalent for registered DIMM applications.

This means that one will see no functional difference when used in a registered DIMM application. There is however differences in the actual function of the devices. The 74VCX16838 was designed specifically for the Intel PC100 Rev 1.2 Registered DIMM specification and supports two modes of operation: a registered mode and a flow through mode. The 74ALVC16334 has additional functionality not required by the Intel PC100 Rev 1.2 Registered DIMM specification. While these devices support registered mode and flow through mode they have an additional latch mode.

#### Function Table for 74VCX16838

|            | Inputs |                |   |   |  |  |  |  |  |  |
|------------|--------|----------------|---|---|--|--|--|--|--|--|
| CLK        | REGE   | 0 <sub>n</sub> |   |   |  |  |  |  |  |  |
| $\uparrow$ | Н      | Н              | L | н |  |  |  |  |  |  |
| ↑          | н      | L              | L | L |  |  |  |  |  |  |
| х          | L      | н              | L | н |  |  |  |  |  |  |
| х          | L      | L              | L | L |  |  |  |  |  |  |
| х          | Х      | х              | н | Z |  |  |  |  |  |  |

| Connection Diagram for 74VCX16838 |    |     |                    |  |  |  |  |  |
|-----------------------------------|----|-----|--------------------|--|--|--|--|--|
|                                   |    | 48  | - CLK              |  |  |  |  |  |
| 0. –                              | 2  | 47  | — la               |  |  |  |  |  |
| -0<br>0. —                        | 3  | 4.6 | -0<br>             |  |  |  |  |  |
|                                   | 4  | 4.5 | GND                |  |  |  |  |  |
| 0                                 | 5  | 44  | — Ia               |  |  |  |  |  |
| 0 <sub>2</sub>                    | 6  | 43  |                    |  |  |  |  |  |
| v                                 | 7  | 42  |                    |  |  |  |  |  |
| 'cc                               | 8  | 41  | *cc                |  |  |  |  |  |
| °4                                | 0  | 40  | '4                 |  |  |  |  |  |
| 05                                | 5  | 40  | - '5<br>- CND      |  |  |  |  |  |
|                                   | 10 | 29  | GND                |  |  |  |  |  |
| 0 <sub>6</sub> —                  | 11 | 38  | - <sup>1</sup> 6   |  |  |  |  |  |
| 0 <sub>7</sub> —                  | 12 | 37  | - I <sub>7</sub>   |  |  |  |  |  |
| 0 <sub>8</sub> —                  | 13 | 36  | — I <sub>8</sub>   |  |  |  |  |  |
| 0 <sub>9</sub> —                  | 14 | 35  | — I <sub>9</sub>   |  |  |  |  |  |
| GND —                             | 15 | 34  | - GND              |  |  |  |  |  |
| 0 <sub>10</sub> —                 | 16 | 33  | — I <sub>10</sub>  |  |  |  |  |  |
| 0 <sub>11</sub> —                 | 17 | 32  | — I <sub>11</sub>  |  |  |  |  |  |
| v <sub>cc</sub> –                 | 18 | 31  | – v <sub>cc</sub>  |  |  |  |  |  |
| 0 <sub>12</sub> —                 | 19 | 30  | — I <sub>12</sub>  |  |  |  |  |  |
| 0 <sub>13</sub> —                 | 20 | 29  | — I <sub>1 3</sub> |  |  |  |  |  |
| gnd —                             | 21 | 28  | — GND              |  |  |  |  |  |
| 0 <sub>14</sub> —                 | 22 | 27  | — I <sub>1 4</sub> |  |  |  |  |  |
| 0 <sub>15</sub> —                 | 23 | 26  | — I <sub>15</sub>  |  |  |  |  |  |
| NC —                              | 24 | 25  | REGE               |  |  |  |  |  |
|                                   |    |     |                    |  |  |  |  |  |

H = Logic HIGH

L = Logic LOW

X = Don't Care, but not floating

Z = High Impedance  $\uparrow =$  LOW-to-HIGH Transition





7



## Comparison of 74VCX16838 vs. 74ALVC16334 (Continued)

When the devices are in registered or flow through mode they will behave as functional equivalents. The waveforms shown in Figure 1 show how the devices respond in flow through and registered modes.



#### FIGURE 1. Flow Through Mode Waveforms

The actual functional differences can only be seen by transitioning the  $REGE(\overline{LE})$  pin when the data latched into the internal register is different from the data on the input port. The waveforms to generate this condition are shown in Figure 2. The 74VCX16838 is implemented such that the REGE pin selects between the flow through mode and the registered modes. The 74ALVC16334 is implemented such that the LE pin will force the internal latches enabled and pass data through these latches in flow-through mode.



#### FIGURE 2. Transitioning Waveforms

The functional differences shown do not impact registered DIMM Module application because the REGE pin is typically fixed in one state or the other for a given application. The implementation chosen for the 74VCX16838 was done to provide improved AC performance in flow-through mode.

# Comparison of 74VCX16838 vs. 74ALVC16334 (Continued) AC Comparison

The following table shows a comparison of the 74VCX16838 device and the equivalent ALVC device. The table also compares performance vs. the Intel PC100 Rev 1.2 Registered DIMM specification.

#### AC Specifications Table

| Paramotor                       | Symbol                          | PC10 | 0 (1.2) | 74VC) | K16838 | 74ALV | C16334 | Unite | Tost Conditions                                                                 |
|---------------------------------|---------------------------------|------|---------|-------|--------|-------|--------|-------|---------------------------------------------------------------------------------|
| Farameter                       | Symbol                          | Min  | Max     | Min   | Max    | Min   | Max    | Units | Test conditions                                                                 |
| CLK Input<br>Capacitance        | C <sub>IN</sub>                 | 3.30 | 6.00    | 3.5   | (Тур)  | 3.5   | (Тур)  | pF    | 10 MHz                                                                          |
| Maximum<br>Clock Frequency      | f <sub>MAX</sub>                | 150  |         | 250   |        | 150   |        | MHz   |                                                                                 |
| Output Edge Rate                | t <sub>THL/LH</sub>             | 1.00 | 2.50    |       |        |       |        | V/ns  | C <sub>L</sub> = 50pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>Between 1.2V -1.8V |
| Propagation Delay –<br>Register | t <sub>PHL/LH</sub><br>CLK to Y | 1.7  | 4.5     | 1.1   | 3.3    | 1.0   | 4.1    | ns    | C <sub>L</sub> = 50pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>CLK to any Y       |
| Propagation Delay –<br>Register | t <sub>PHL/LH</sub><br>CLK to Y | 1.5  | 3.0     |       |        |       |        | ns    | C <sub>L</sub> = 0pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>CLK to any Y        |
| Propagation Delay –<br>Buffer   | t <sub>PHL/LH</sub><br>A to Y   | 1.0  | 4.5     | 1.1   | 2.8    | 1.1   | 3.3    | ns    | C <sub>L</sub> = 50pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>A to any Y         |
| Propagation Delay –<br>Buffer   | t <sub>PHL/LH</sub><br>A to Y   | 0.9  | 2.0     |       |        |       |        | ns    | C <sub>L</sub> = 0pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>A to any Y          |
| Maximum Allowable<br>SSO Delay  |                                 |      | 300     |       |        |       |        | ps    | $C_L$ = 50pF, Any output combination,<br>$V_{CC}$ = 3.3V +/- 0.15V              |
| Setup Time                      | t <sub>SET</sub>                | 1.7  |         | 1.5   |        | 1.5   |        | ns    | V <sub>CC</sub> = 3.3V +/- 0.15V<br>Any input                                   |
| Hold Time                       | t <sub>HOLD</sub>               | 0.7  |         | 1.0   |        | 0.9   |        | ns    | V <sub>CC</sub> = 3.3V +/- 0.15V<br>Any input                                   |
| Input Current                   | I <sub>IN</sub>                 |      | 10.0    |       | 5.0    |       | 5.0    | uA    | V <sub>IN</sub> = 0V to 3.45V<br>V <sub>CC</sub> = 3.3V +/- 0.15V               |

Note: AC Specifications Table for the VCX and ALVC products above are for  $V_{CC}$  =  $\pm$  10%, and  $T_A$  = –40 to 85°C

www.fairchildsemi.com

## Comparison of 74VCX162838 vs. 74ALVC162334

#### Part Descriptions

74VCX162838 16 Bit Selectable Register Buffer with 3-STATE Outputs and  $25\Omega$  Resistors

74ALVC162334 16 Bit Universal Bus Driver with 3-STATE

Outputs and  $25\Omega$  Resistors

### **Functional Comparison**

The 74VCX162838 and 74ALVC162334 are pin and functionally equivalent for registered DIMM applications.

This means that one will see no functional difference when used in a registered DIMM application. There is however differences in the actual function of the devices. The 74VCX162838 was designed specifically for the Intel PC100 Rev 1.2 Registered DIMM specification and supports two modes of operation: a registered mode and a flow through mode. The 74ALVC162334 has additional functionality not required by the Intel PC100 Rev 1.2 Registered DIMM specification. While these devices support registered mode and flow through mode and flow through mode they have an additional latch mode.

When the devices are in registered or flow through mode they will behave as functional equivalents. The waveforms shown in Figure 1 show how the devices respond in flow through and registered modes.

The actual functional differences can only be seen by transitioning the REGE( $\overline{\text{LE}}$ ) pin when the data latched into the internal register is different from the data on the input port. The waveforms to generate this condition are shown in Figure 2. The 74VCX162838 is implemented such that the REGE pin selects between the flow through mode and the registered modes. The 74ALVC162334 is implemented such that the  $\overline{\text{LE}}$  pin will force the internal latches enabled and pass data through these latches in flow-through mode. The functional differences shown do not impact registered DIMM Module application because the REGE pin is typically fixed in one state or the other for a given application. The implementation chosen for the 74VCX162838 was done to provide improved AC performance in flow-through mode.

#### Function Table for 74VCX162838

|            | Outputs |                |    |    |
|------------|---------|----------------|----|----|
| CLK        | REGE    | I <sub>n</sub> | OE | On |
| ↑          | Н       | Н              | L  | Н  |
| $\uparrow$ | н       | L              | L  | L  |
| Х          | L       | н              | L  | н  |
| Х          | L       | L              | L  | L  |
| Х          | Х       | х              | н  | Z  |

H = Logic HIGH

L = Logic LOW

X = Don't Care, but not floating

Z = High Impedance ↑ = LOW-to-HIGH Transition

#### Connection Diagram for 74VCX162838

| ŌE —              | 1  | $\bigcirc$ | 48 | - CLK             |
|-------------------|----|------------|----|-------------------|
| 0 <sub>0</sub> —  | 2  |            | 47 | — I <sub>0</sub>  |
| 0 <sub>1</sub> —  | 3  |            | 46 | — <b>i</b>        |
| GND —             | 4  |            | 45 | — GND             |
| 0 <sub>2</sub> —  | 5  |            | 44 | - I <sub>2</sub>  |
| 0 <sub>3</sub> —  | 6  |            | 43 | - I <sub>3</sub>  |
| v <sub>cc</sub> – | 7  |            | 42 | -v <sub>cc</sub>  |
| 04 -              | 8  |            | 41 | - I4              |
| 0 <sub>5</sub> —  | 9  |            | 40 | — I <sub>5</sub>  |
| GND —             | 10 |            | 39 | — GND             |
| 0 <sub>6</sub> —  | 11 |            | 38 | — I <sub>6</sub>  |
| 0 <sub>7</sub> —  | 12 |            | 37 | -1 <sub>7</sub>   |
| °8 —              | 13 |            | 36 | — I <sub>8</sub>  |
| 0 <sub>9</sub> —  | 14 |            | 35 | — I <sub>9</sub>  |
| GND —             | 15 |            | 34 | — GND             |
| 0 <sub>10</sub> — | 16 |            | 33 | - I <sub>10</sub> |
| 0 <sub>11</sub> — | 17 |            | 32 | -41               |
| v <sub>cc</sub> – | 18 |            | 31 | -v <sub>cc</sub>  |
| 0 <sub>12</sub>   | 19 |            | 30 | - I <sub>12</sub> |
| 0 <sub>13</sub> — | 20 |            | 29 | - ' <sub>13</sub> |
| GND —             | 21 |            | 28 | — GND             |
| 0 <sub>14</sub> — | 22 |            | 27 | - I <sub>14</sub> |
| 0 <sub>15</sub> — | 23 |            | 26 | - 4 <sub>15</sub> |
| NC -              | 24 |            | 25 | - REGE            |
|                   |    |            |    |                   |

#### Logic Diagram for 74VCX162838





# Comparison of 74VCX162838 vs. 74ALVC162334 (Continued) AC Comparison

The following table shows a comparison of the 74VCX162838 device and the equivalent ALVC device. The table also compares performance vs. the Intel PC100 Rev 1.2 Registered DIMM specification.

#### AC Specifications Table

| Peromotor                       | Symbol                          | PC10 | 0 (1.2) | 74VCX | 162838 | 74ALV | C162334 | Unito | Toot Conditions                                                                 |
|---------------------------------|---------------------------------|------|---------|-------|--------|-------|---------|-------|---------------------------------------------------------------------------------|
| Farameter                       | Symbol                          | Min  | Max     | Min   | Max    | Min   | Max     | Units | Test Conditions                                                                 |
| CLK Input<br>Capacitance        | C <sub>IN</sub>                 | 3.30 | 6.00    | 6.0   | (Тур)  | 5.0   | (Тур)   | pF    | 10 MHz                                                                          |
| Maximum<br>Clock Frequency      | f <sub>MAX</sub>                | 150  |         | 200   |        | 150   |         | MHz   |                                                                                 |
| Output Edge Rate                | t <sub>THL/LH</sub>             | 1.00 | 2.50    |       |        |       |         | V/ns  | C <sub>L</sub> = 50pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>Between 1.2V -1.8V |
| Propagation Delay –<br>Register | t <sub>PHL/LH</sub><br>CLK to Y | 1.9  | 4.5     | 1.1   | 4.2    | 1.0   | 4.9     | ns    | C <sub>L</sub> = 50pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>CLK to any Y       |
| Propagation Delay –<br>Register | t <sub>PHL/LH</sub><br>CLK to Y | 1.4  | 2.9     |       |        |       |         | ns    | C <sub>L</sub> = 0pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>CLK to any Y        |
| Propagation Delay –<br>Buffer   | t <sub>PHL/LH</sub><br>A to Y   | 1.0  | 4.5     | 1.1   | 3.8    | 1.1   | 3.9     | ns    | C <sub>L</sub> = 50pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>A to any Y         |
| Propagation Delay –<br>Buffer   | t <sub>PHL/LH</sub><br>A to Y   | 0.9  | 2.0     |       |        |       |         | ns    | C <sub>L</sub> = 0pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>A to any Y          |
| Maximum Allowable<br>SSO Delay  |                                 |      | 300     |       |        |       |         | ps    | $C_L$ = 50pF, Any output combination,<br>$V_{CC}$ = 3.3V +/- 0.15V              |
| Setup Time                      | t <sub>SET</sub>                | 1.7  |         | 1.5   |        | 1.5   |         | ns    | V <sub>CC</sub> = 3.3V +/- 0.15V<br>Any input                                   |
| Hold Time                       | t <sub>HOLD</sub>               | 0.7  |         | 1.0   |        | 0.9   |         | ns    | V <sub>CC</sub> = 3.3V +/- 0.15V<br>Any input                                   |
| Input Current                   | I <sub>IN</sub>                 |      | 10.0    |       | 5.0    |       | 5.0     | uA    | V <sub>IN</sub> = 0V to 3.45V<br>V <sub>CC</sub> = 3.3V +/- 0.15V               |

Note: AC Specifications Table for the VCX and ALVC products above are for  $V_{CC}$  =  $\pm$  10%, and  $T_A$  = –40 to 85°C

| •                            |                            | 27.10000                      |                | Connectio         | n Diagram for | 74VC¥1693              |
|------------------------------|----------------------------|-------------------------------|----------------|-------------------|---------------|------------------------|
| art Descriptio               | ns                         |                               |                | Connectio         |               |                        |
| 4VCX16839                    | 20 Bit Seleo<br>with 3-STA | ctable Register<br>TE Outputs | Buffer         | OE -              |               | 56 — CLK               |
| 4ALVC16836                   | 20 Bit Unive               | ersal Bus Drive               | r              | °° —              | 2             | 55 — I <sub>0</sub>    |
|                              | with 3-STA                 | I E Outputs                   |                | 0 <sub>1</sub> —  | 3             | 54 — I <sub>1</sub>    |
| ctional Comp                 | arison                     |                               |                | GND —             | 4             | 53 — GND               |
| 74VCX16839                   | and 74ALVC                 | 16836 are pin a               | nd function-   | 0 <sub>2</sub> —  | 5             | 52 – I <sub>2</sub>    |
| equivalent for r             | egistered DI               | MM applications               | 6.             | 0 <sub>3</sub> —  | 6             | 51 — I <sub>3</sub>    |
|                              |                            |                               |                | v <sub>cc</sub> — | 7             | 50 — V <sub>CC</sub>   |
| means that or                | ne will see no             | functional diffe              | rence when     | 0 <sub>4</sub> —  | 8             | 49   I <sub>4</sub>    |
| d in a registere             | ed DIMM app                | blication. There              | is however     | 0 <sub>5</sub> —  | 9             | 48 — I <sub>5</sub>    |
| CX16839 was                  | designed sne               | cifically for the             | Intel PC100    | 0 <sub>6</sub> —  | 10            | 47 - I <sub>6</sub>    |
| 1.2 Registere                | d DIMM spec                | cification and s              | upports two    | GND —             | 11            | 46 — GND               |
| les of operation             | n: a registere             | d mode and a f                | low through    | 0 <sub>7</sub> —  | 12            | 45 🗖 I <sub>7</sub>    |
| le. The 74ALV                | C16836 has                 | additional func               | tionality not  | 0 <sub>8</sub> —  | 13            | 44 - I <sub>8</sub>    |
| urea by the Ir               | these device               | sev 1.2 Regist                | ered DIMM      | 0 <sub>9</sub> —  | 14            | 43 🗖 Ig                |
| flow through m               | ode they hav               | e an additional               | latch mode.    | 0 <sub>10</sub> — | 15            | 42 - I <sub>10</sub>   |
| Funct                        | ion Table for              | 74VCX16839                    |                | 0 <sub>11</sub> — | 16            | 4 1 🗕 I <sub>1 1</sub> |
|                              |                            | . ++ 0/10039                  | 1 1            | 0 <sub>12</sub> — | 17            | 40 - I <sub>12</sub>   |
|                              | Inputs                     |                               | Outputs        | GND -             | 18            | 39 — GND               |
| CLK RE                       | GE I <sub>n</sub>          | OE                            | On             | 0 <sub>13</sub> — | 19            | 38 — I <sub>13</sub>   |
| ↑ ∟                          |                            | 1                             |                | 0 <sub>14</sub> — | 20            | 37 — I <sub>14</sub>   |
| т П<br>                      | , п                        | L                             |                | 0 <sub>15</sub> — | 21            | 36 — I <sub>15</sub>   |
| r H                          | i L                        | L                             |                | v <sub>cc</sub> — | 22            | 35 — V <sub>CC</sub>   |
| X L                          | . н                        | L                             | н              | 0 <sub>16</sub> — | 23            | 34 - 1 <sub>16</sub>   |
| X L                          | . L                        | L                             | L              | 0 <sub>17</sub> — | 24            | 33 - I <sub>17</sub>   |
| x x                          | x                          | н                             | 7              | GND —             | 25            | 32 GND                 |
|                              | . ^                        |                               | -              | 0,8 -             | 26            | 31 - I <sub>18</sub>   |
| Logic LOW                    |                            |                               |                | 0 <sub>19</sub> — | 27            | 30 - 49                |
| Jon't Care, but not          | floating                   |                               |                | NC —              | 28            | 29 REGE                |
| .OW-to-HIGH Trans            | sition                     |                               |                |                   |               |                        |
|                              |                            |                               |                |                   |               |                        |
|                              |                            | Lo                            | gic Diagram fo | or 74VCX16839     |               |                        |
|                              |                            |                               | To             | 19 Other Channels |               |                        |
|                              |                            |                               |                |                   |               | ١                      |
|                              |                            | <b>Î</b> Î                    |                |                   | Ī             |                        |
|                              |                            |                               |                |                   |               |                        |
|                              |                            |                               |                |                   |               |                        |
| ч <sub>о</sub> 🕻             | >>                         | >                             |                |                   |               |                        |
|                              |                            |                               |                | ,                 | ++>           |                        |
|                              |                            |                               |                |                   |               | -                      |
|                              | •                          |                               | -0 00          |                   |               |                        |
|                              | $\neg \$                   | ≻┤┷                           | сік            |                   |               |                        |
|                              | - レ                        | ·   • -                       |                |                   |               |                        |
|                              | N                          |                               |                | 1                 |               |                        |
|                              | <u> </u>                   | ≻╺┢──                         |                |                   |               |                        |
| REGE                         |                            | •                             |                |                   |               |                        |
| REGE                         |                            |                               |                |                   |               |                        |
| REGE                         |                            |                               |                |                   |               |                        |
| REGE <b>(</b><br>De <b>(</b> |                            | <b>&gt;</b>                   |                |                   |               |                        |
| REGE C                       |                            | <b>&gt;</b>                   |                |                   |               |                        |
| REGE [                       |                            | >                             |                |                   |               |                        |

13

# Comparison of 74VCX16839 vs. 74ALVC16836 (Continued)



www.fairchildsemi.com

ŌĒ



## FIGURE 3. Flow Through Mode Waveforms

The actual functional differences can only be seen by transitioning the  $\text{REGE}(\overline{\text{LE}})$  pin when the data latched into the internal register is different from the data on the input port. The waveforms to generate this condition are shown in Figure 4. The 74VCX16839 is implemented such that the REGE pin selects between the flow through mode and the registered modes. The 74ALVC16836 is implemented such that the  $\overline{\text{LE}}$  pin will force the internal latches enabled and pass data through these latches in flow-through mode.



#### FIGURE 4. Flow Through Mode Waveforms

The functional differences shown do not impact registered DIMM Module application because the REGE pin is typically fixed in one state or the other for a given application. The implementation chosen for the 74VCX16839 was done to provide improved AC performance in flow-through mode.

# Comparison of 74VCX16839 vs. 74ALVC16836 (Continued) AC Comparison

The following table shows a comparison of the 74VCX16839 device and the equivalent ALVC device. The table also compares performance vs. the Intel PC100 Rev 1.2 Registered DIMM specification.

#### AC Specifications Table

| Peromotor                       | Symbol                          | PC10 | 0 (1.2) | 74VC) | (16839 | 74ALV | C16836 | Unito | Toot Conditions                                                                 |
|---------------------------------|---------------------------------|------|---------|-------|--------|-------|--------|-------|---------------------------------------------------------------------------------|
| Farameter                       | Symbol                          | Min  | Max     | Min   | Max    | Min   | Max    | Units | Test Conditions                                                                 |
| CLK Input<br>Capacitance        | C <sub>IN</sub>                 | 3.30 | 6.00    | 6.0   | (Тур)  | 5.0   | (Тур)  | pF    | 10 MHz                                                                          |
| Maximum<br>Clock Frequency      | f <sub>MAX</sub>                | 150  |         | 250   |        | 150   |        | MHz   |                                                                                 |
| Output Edge Rate                | t <sub>THL/LH</sub>             | 1.00 | 2.50    |       |        |       |        | V/ns  | C <sub>L</sub> = 50pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>Between 1.2V -1.8V |
| Propagation Delay –<br>Register | t <sub>PHL/LH</sub><br>CLK to Y | 1.7  | 4.5     | 1.1   | 3.8    | 1.4   | 4.5    | ns    | C <sub>L</sub> = 50pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>CLK to any Y       |
| Propagation Delay –<br>Register | t <sub>PHL/LH</sub><br>CLK to Y | 1.5  | 3.0     |       |        |       |        | ns    | C <sub>L</sub> = 0pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>CLK to any Y        |
| Propagation Delay –<br>Buffer   | t <sub>PHL/LH</sub><br>A to Y   | 1.0  | 4.5     | 1.1   | 2.8    | 1.0   | 3.6    | ns    | C <sub>L</sub> = 50pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>A to any Y         |
| Propagation Delay –<br>Buffer   | t <sub>PHL/LH</sub><br>A to Y   | 0.9  | 2.0     |       |        |       |        | ns    | C <sub>L</sub> = 0pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>A to any Y          |
| Maximum Allowable<br>SSO Delay  |                                 |      | 300     |       |        |       |        | ps    | $C_L$ = 50pF, Any output combination,<br>$V_{CC}$ = 3.3V +/- 0.15V              |
| Setup Time                      | t <sub>SET</sub>                | 1.7  |         | 1.5   |        | 1.5   |        | ns    | V <sub>CC</sub> = 3.3V +/- 0.15V<br>Any input                                   |
| Hold Time                       | t <sub>HOLD</sub>               | 0.7  |         | 1.0   |        | 0.9   |        | ns    | V <sub>CC</sub> = 3.3V +/- 0.15V<br>Any input                                   |
| Input Current                   | I <sub>IN</sub>                 |      | 10.0    |       | 5.0    |       | 5.0    | uA    | V <sub>IN</sub> = 0V to 3.45V<br>V <sub>CC</sub> = 3.3V +/- 0.15V               |

Note: AC Specifications Table for the VCX and ALVC products above are for  $V_{CC}$  =  $\pm$  10%, and  $T_A$  = –40 to 85°C

# Comparison of 74VCX162839 vs. 74ALVC162836

#### Part Descriptions

 
 74VCX162839
 20 Bit Selectable Register Buffer with 3-STATE Outputs and 25Ω Resistors

 74ALVC162836
 20 Bit Universal Bus Driver with 3-STATE Outputs and 25Ω Resistors

#### **Functional Comparison**

The 74VCX162839 and 74ALVC162836 are pin and functionally equivalent for registered DIMM applications.

This means that one will see no functional difference when used in a registered DIMM application. There is however differences in the actual function of the devices. The 74VCX162839 was designed specifically for the Intel PC100 Rev 1.2 Registered DIMM specification and supports two modes of operation: a registered mode and a flow through mode. The 74ALVC162836 has additional functionality not required by the Intel PC100 Rev 1.2 Registered DIMM specification. While these devices support registered mode and flow through mode and flow through mode they have an additional latch mode.

When the devices are in registered or flow through mode they will behave as functional equivalents. The waveforms shown in Figure 3 show how the devices respond in flow through and registered modes.

The actual functional differences can only be seen by transitioning the REGE( $\overline{\text{LE}}$ ) pin when the data latched into the internal register is different from the data on the input port. The waveforms to generate this condition are shown in Figure 4 (see pg.15). The 74VCX162839 is implemented such that the REGE pin selects between the flow through mode and the registered modes. The 74ALVC162836 is implemented such that the  $\overline{\text{LE}}$  pin will force the internal latches enabled and pass data through these latches in flow through mode.

The functional differences shown do not impact registered DIMM Module application because the REGE pin is typically fixed in one state or the other for a given application. The implementation chosen for the 74VCX162839 was done to provide improved AC performance in flow-through mode.

| unction Table for 7 | 4VCX162839 |
|---------------------|------------|
|---------------------|------------|

|     | Inputs |                |    |                |  |  |  |  |
|-----|--------|----------------|----|----------------|--|--|--|--|
| CLK | REGE   | I <sub>n</sub> | OE | 0 <sub>n</sub> |  |  |  |  |
| ↑   | Н      | Н              | L  | н              |  |  |  |  |
| ↑   | Н      | L              | L  | L              |  |  |  |  |
| х   | L      | н              | L  | н              |  |  |  |  |
| х   | L      | L              | L  | L              |  |  |  |  |
| х   | х      | х              | н  | 7              |  |  |  |  |

H = Logic HIGH

L = Logic LOW

X = Don't Care, but not floating

F

Z = High Impedance

↑ = LOW-to-HIGH Transition

| Connection I       | Diagram for | 74 | VCX162839          |
|--------------------|-------------|----|--------------------|
|                    |             | _  | 1                  |
| ŌĒ —               | 1           | 56 | - CLK              |
| °° —               | 2           | 55 | — 'o               |
| o <sub>1</sub> —   | 3           | 54 | — կ                |
| GND —              | 4           | 53 | — GND              |
| 0 <sub>2</sub> —   | 5           | 52 | — I <sub>2</sub>   |
| o <sub>3</sub> —   | 6           | 51 | — I <sub>3</sub>   |
| v <sub>cc</sub> —  | 7           | 50 | — v <sub>cc</sub>  |
| 0 <sub>4</sub> —   | 8           | 49 | — I <sub>4</sub>   |
| o <sub>5</sub> —   | 9           | 48 | — I <sub>5</sub>   |
| 0 <sub>6</sub> —   | 10          | 47 | — 1 <sub>6</sub>   |
| GND —              | 11          | 46 | - GND              |
| 0 <sub>7</sub> —   | 12          | 45 | — 1 <sub>7</sub>   |
| ° <sub>8</sub> —   | 13          | 44 | — I <sub>8</sub>   |
| 0 <sub>9</sub> —   | 14          | 43 | — I <sub>9</sub>   |
| 0 <sub>10</sub> —  | 15          | 42 | — I <sub>10</sub>  |
| 0 <sub>11</sub> —  | 16          | 41 | — I <sub>1.1</sub> |
| 0 <sub>12</sub> —  | 17          | 40 | - I <sub>12</sub>  |
| GND —              | 18          | 39 | — GND              |
| 0 <sub>13</sub> —  | 19          | 38 | — I <sub>13</sub>  |
| 0 <sub>14</sub> —  | 20          | 37 | — I <sub>14</sub>  |
| 0 <sub>15</sub> —  | 21          | 36 | — I <sub>15</sub>  |
| v <sub>cc</sub> —  | 22          | 35 | — v <sub>cc</sub>  |
| 0 <sub>16</sub> —  | 23          | 34 | — I <sub>16</sub>  |
| 0 <sub>17</sub> —  | 24          | 33 | — I <sub>17</sub>  |
| GND —              | 25          | 32 | - GND              |
| 0 <sub>1.8</sub> — | 26          | 31 | — I <sub>18</sub>  |
| 0 <sub>19</sub> —  | 27          | 30 | — I <sub>19</sub>  |
| NC —               | 28          | 29 | - REGE             |
|                    |             |    |                    |

#### Logic Diagram for 74VCX162839



www.fairchildsemi.com

# Comparison of 74VCX162839 vs. 74ALVC162836 (Continued) Function Table for 74ALVC162836 Connection Diagram for 74ALVC162836

| Г  | Function Table for 74ALVC102050 |            |                |                         |  |  |  |  |
|----|---------------------------------|------------|----------------|-------------------------|--|--|--|--|
|    | Outputs                         |            |                |                         |  |  |  |  |
| OE | LE                              | CLK        | A <sub>n</sub> | Y <sub>n</sub>          |  |  |  |  |
| н  | Х                               | Х          | х              | Z                       |  |  |  |  |
| L  | L                               | Х          | L              | L                       |  |  |  |  |
| L  | L                               | Х          | н              | н                       |  |  |  |  |
| L  | н                               | $\uparrow$ | L              | L                       |  |  |  |  |
| L  | Н                               | <b>↑</b>   | н              | н                       |  |  |  |  |
| L  | н                               | L or H     | х              | Y <sub>0</sub> (Note 8) |  |  |  |  |

Note 8: Output level before the indicated steady-state input conditions were established.

| Jonnection        | Diagramitor | 74AI | _VC1020           |
|-------------------|-------------|------|-------------------|
| [                 |             |      |                   |
| ÕE —              | 1           | 48   | -CLK              |
| Y <sub>1</sub> -  | 2           | 47   | —A <sub>1</sub>   |
| Y2-               | 3           | 46   | — A <sub>2</sub>  |
| GND —             | 4           | 45   | — GND             |
| Y <sub>3</sub> —  | 5           | 44   | — A <sub>3</sub>  |
| Y <sub>4</sub> —  | 6           | 43   | — A <sub>4</sub>  |
| v <sub>cc</sub> – | 7           | 42   | — v <sub>cc</sub> |
| Y <sub>5</sub> -  | 8           | 41   | — A <sub>5</sub>  |
| Y <sub>6</sub> —  | 9           | 40   | — A <sub>.6</sub> |
| gnd —             | 10          | 39   | — GND             |
| Y <sub>7</sub> —  | 11          | 38   | — A <sub>7</sub>  |
| Y <sub>8</sub> —  | 12          | 37   | — A <sub>8</sub>  |
| Y9 —              | 13          | 36   | — A <sub>9</sub>  |
| Y <sub>10</sub> - | 14          | 35   | - A <sub>10</sub> |
| gnd —             | 15          | 34   | — GND             |
| Y <sub>11</sub> - | 16          | 33   | —A <sub>11</sub>  |
| Y <sub>12</sub> — | 17          | 32   | -A <sub>12</sub>  |
| v <sub>cc</sub> – | 18          | 31   | — v <sub>cc</sub> |
| Y <sub>13</sub> — | 19          | 30   | -A <sub>13</sub>  |
| Y <sub>14</sub> — | 20          | 29   | — A <sub>14</sub> |
| gnd —             | 2 1         | 28   | — GND             |
| Y <sub>15</sub> — | 22          | 27   | -A <sub>15</sub>  |
| Y <sub>16</sub> — | 23          | 26   | -A <sub>16</sub>  |
| NC —              | 24          | 25   | -LE               |
|                   |             |      |                   |

## Logic Diagram for 74ALVC162836



## Comparison of 74VCX162839 vs. 74ALVC162836 (Continued) AC Comparison

The following table shows a comparison of the 74VCX162839 device and the equivalent ALVC device. The table also compares performance vs. the Intel PC100 Rev 1.2 Registered DIMM specification.

#### **AC Specifications Table**

| Parameter                       | Symbol                          | PC100 (1.2) |      | 74VCX162839 |       | 74ALVC162836 |       | 11:40 | Test Can ditions                                                                |
|---------------------------------|---------------------------------|-------------|------|-------------|-------|--------------|-------|-------|---------------------------------------------------------------------------------|
|                                 |                                 | Min         | Max  | Min         | Max   | Min          | Max   | Units | Test Conditions                                                                 |
| CLK Input<br>Capacitance        | C <sub>IN</sub>                 | 3.30        | 6.00 | 6.0         | (Тур) | 5.0          | (Тур) | pF    | 10 MHz                                                                          |
| Maximum<br>Clock Frequency      | f <sub>MAX</sub>                | 150         |      | 250         |       | 150          |       | MHz   |                                                                                 |
| Output Edge Rate                | t <sub>THL/LH</sub>             | 1.00        | 2.50 |             |       |              |       | V/ns  | C <sub>L</sub> = 50pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>Between 1.2V -1.8V |
| Propagation Delay –<br>Register | t <sub>PHL/LH</sub><br>CLK to Y | 1.9         | 4.5  | 1.1         | 4.7   | 1.1          | 5.0   | ns    | $C_{L} = 50 pF$<br>$V_{CC} = 3.3V +/- 0.15V$<br>CLK to any Y                    |
| Propagation Delay –<br>Register | t <sub>PHL/LH</sub><br>CLK to Y | 1.4         | 2.9  |             |       |              |       | ns    | C <sub>L</sub> = 0pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>CLK to any Y        |
| Propagation Delay –<br>Buffer   | t <sub>PHL/LH</sub><br>A to Y   | 1.0         | 4.5  | 1.1         | 3.7   | 1.2          | 4.0   | ns    | $C_L = 50pF$<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>A to any Y                  |
| Propagation Delay –<br>Buffer   | t <sub>PHL/LH</sub><br>A to Y   | 0.9         | 2.0  |             |       |              |       | ns    | C <sub>L</sub> = 0pF<br>V <sub>CC</sub> = 3.3V +/- 0.15V<br>A to any Y          |
| Maximum Allowable<br>SSO Delay  |                                 |             | 300  |             |       |              |       | ps    | $C_L$ = 50pF, Any output combination,<br>V <sub>CC</sub> = 3.3V +/- 0.15V       |
| Setup Time                      | t <sub>SET</sub>                | 1.7         |      | 1.5         |       | 1.5          |       | ns    | V <sub>CC</sub> = 3.3V +/- 0.15V<br>Any input                                   |
| Hold Time                       | t <sub>HOLD</sub>               | 0.7         |      | 1.0         |       | 0.9          |       | ns    | V <sub>CC</sub> = 3.3V +/- 0.15V<br>Any input                                   |
| Input Current                   | I <sub>IN</sub>                 |             | 10.0 |             | 5.0   |              | 5.0   | uA    | V <sub>IN</sub> = 0V to 3.45V<br>V <sub>CC</sub> = 3.3V +/- 0.15V               |

Note: AC Specifications Table for the VCX and ALVC products above are for V<sub>CC</sub> =  $\pm$  10%, and T<sub>A</sub> = -40 to 85°C

# Conclusion

As can be seen from the above comparisons, Fairchild Semiconductor's solutions for buffered or registered DIMMs have comparable or better performance than competitive solutions. Through careful consideration of device performance, functional requirement, and bit-width requirements, successful PC100 DIMM designs can be achieved with high signal integrity and system performance.

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

AN-5005 PC100 Memory Driver Competitive Comparisons