## Dual Very Low Noise Precision Operational Amplifier

OP270

## FEATURES

Very Low Noise $5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ @ 1 kHz Max Excellent Input Offset Voltage $75 \mu \mathrm{~V}$ Max
Low Offset Voltage Drift $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ Max
Very High Gain 1500 V/mV Min
Outstanding CMR 106 dB Min
Slew Rate 2.4 V/us Typ
Gain Bandwidth Product 5 MHz Typ Industry-Standard 8-Lead Dual Pinout

## GENERAL DESCRIPTION

The OP270 is a high performance, monolithic, dual operational amplifier with exceptionally low voltage noise, $5 \mathrm{nV} / \sqrt{\mathrm{Hz}} \max$ at 1 kHz . It offers comparable performance to ADI's industry standard OP27.

The OP270 features an input offset voltage below $75 \mu \mathrm{~V}$ and an offset drift under $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, guaranteed over the full military temperature range. Open-loop gain of the OP270 is over 1,500,000 into a $10 \mathrm{k} \Omega$ load, ensuring excellent gain accuracy and linearity, even in high gain applications. Input bias current is under 20 nA , which reduces errors due to signal source resistance. The OP270's CMR of over 106 dB and PSRR of less than $3.2 \mu \mathrm{~V} / \mathrm{V}$ significantly reduce errors due to ground noise and power supply fluctuations. Power consumption of the dual OP270 is one-third less than two OP27s, a significant advantage for power conscious applications. The OP270 is unity-gain stable with a gain bandwidth product of 5 MHz and a slew rate of $2.4 \mathrm{~V} / \mu \mathrm{s}$.

## CONNECTION DIAGRAMS

16-Lead SOIC
(S-Suffix)


8-Lead PDIP (P-Suffix)
8-Lead CERDIP
(Z-Suffix)


The OP270 offers excellent amplifier matching, which is important for applications such as multiple gain blocks, low noise instrumentation amplifiers, dual buffers, and low noise active filters.

The OP270 conforms to the industry-standard 8-lead DIP pinout. It is pin compatible with the MC1458, SE5532/A, RM4558, and HA5102 duä Op amps, and can be used to upgrade systems - using those devices.

For higher speed applications, the OP271, with a slew rate of $8 \mathrm{~V} / \mu \mathrm{s}$, is recommended. For a quad op amp, see the OP470.

SIMPLIFIED SCHEMATIC
(One of Two Amplifiers Is Shown)


REV. C
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

## OP270-SPEC|FICATIONS $\left(\mathrm{v}_{\mathrm{s}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, unless otherwise noted.)



## NOTES

1. Guaranteed but not $100 \%$ tested.
2. Sample tested.
3. Guaranteed by CMR test.

Specifications subject to change without notice.

## SPECIFICATIONS

ELECTRICAL SPECIFICATIONS ( $\mathrm{v} s= \pm 15 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}$, unless otherwise noted.)

| PARAMETER | SYMBOL | CONDITIONS | OP270E |  |  | OP270F |  |  | OP270G |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Offset Voltage | $\mathrm{V}_{\text {OS }}$ |  |  | 25 | 150 |  | 45 | 275 |  | 100 | 400 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift | $\mathrm{TCV}_{\text {os }}$ |  |  |  | 1 |  |  | 2 |  |  | 3 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current | $\mathrm{I}_{\text {OS }}$ | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  |  | 30 |  |  | 40 |  | 15 | 50 | nA |
| Input Bias Voltage | $\mathrm{I}_{\mathrm{B}}$ | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | 6 | 60 |  |  | 70 |  |  | 80 | nA |
| Large-Signal Voltage Gain |  | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \end{aligned}$ | 1000 | 1800 |  | 600 | 1400 |  | 400 | 1250 |  | $\mathrm{V} / \mathrm{mV}$ |
| Voltage Gain | $\mathrm{A}_{\mathrm{VO}}$ | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$ |  | 900 |  | 300 | 700 |  | 225 | 670 |  | $\mathrm{V} / \mathrm{mV}$ |
| Input Voltage Range* | IVR |  | $\pm 12$ | $\pm 12.5$ |  | $\pm 12$ | $\pm 12.5$ |  | $\pm 12$ | $\pm 12.5$ |  | V |
| Output Voltage Swing | $\mathrm{V}_{\mathrm{O}}$ | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13.5$ |  | $\pm 12$ | $\pm 13.5$ |  | $\pm 12$ | $\pm 13.5$ |  | V |
| Common-Mode Rejection | CMR | $\mathrm{V}_{\mathrm{CM}}= \pm 11 \mathrm{~V}$ | 100 | 120 |  | 94 | 115 |  | 90 | 100 |  | dB |
| Power Supply Rejection Ratio | PSRR | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V} \\ & \text { to } \pm 18 \mathrm{~V} \end{aligned}$ |  | 0.7 |  |  |  | 10 |  |  | 1.5 | $\mu \mathrm{V} / \mathrm{V}$ |
| Supply Current <br> (All Amplifiers) | $\mathrm{I}_{\text {SY }}$ | No Load |  | 4.4 |  |  |  | 7.2 |  | 4.4 | 7.2 | mA |

[^0]> umw. BDTI C. com/ADI

| ABSOLUTE MAXIMUM RATINGS ${ }^{1}$ |  |
| :---: | :---: |
| Supply Voltage | 18 V |
| Differential Input Voltage ${ }^{2}$ | $\pm 1.0 \mathrm{~V}$ |
| Differential Input Current ${ }^{2}$ | $\pm 25 \mathrm{~mA}$ |
| Input Voltage | Supply Voltage |
| Output Short-Circuit Duration | Continuous |
| Storage Temperature Range |  |
| P, S, Z Package | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature Range (Soldering, 60 sec ) | $.300^{\circ} \mathrm{C}$ |
| Junction Temperature ( $\mathrm{T}_{\mathrm{J}}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

## ABSOLUTE MAXIMUM RATINGS ${ }^{1}$

Differ Vial Input Voltage ${ }^{2}$................................... V
Differential Input Current ${ }^{2}$ Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . Supply Voltage Output Short-Circuit Duration . . . . . . . . . . . . . . . Continuous Storage Temperature Range

P, S, Z Package . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Junction Temperature $\left(\mathrm{T}_{\mathrm{J}}\right) \ldots . . . . . . . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Operating Temperature Range
OP270E, OP270F, OP270G . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ NOTES
${ }^{1}$ Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
${ }^{2}$ The OP270's inputs are protected by back-to-back diodes. Current limiting resistors are not used, in order to achieve low noise performance. If differential voltage exceeds +10 V , the input current should be limited to $\pm 25 \mathrm{~mA}$.

## ORDERING GUIDE

|  | $\mathbf{T}_{\mathbf{A}}=+\mathbf{2 5}{ }^{\circ} \mathbf{C}$ <br> $\mathbf{V}_{\mathbf{O S}} \mathbf{M a x}$ <br> $(\boldsymbol{\mu} \mathbf{V})$ | $\theta_{\mathbf{J C}}$ <br> $\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ | $\theta_{\mathbf{J A}}{ }^{*}$ <br> $\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ | Temperature <br> Range | Package <br> Description | Package <br> Option |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| OP270EZ | 75 | 12 | 134 | XIND | 8-Lead CERDIP | Q-8 (Z-Suffix) |
| OP270FZ | 150 | 12 | 134 | XIND | 8-Lead CERDIP | Q-8 (Z-Suffix) |
| OP270GP | 250 | 37 | 96 | XIND | 8-Lead PDIP | N-8 (P-Suffix) |
| OP270GS | 250 | 27 | 92 | XIND | 16-Lead SOIC | RW-16 (S-Suffix) |

${ }^{*} \theta_{\mathrm{JA}}$ is specified for worst-case mounting conditions, i.e., $\theta_{\mathrm{JA}}$ is specified for device in socket for CERDIP and PDIP packages; $\theta_{\mathrm{JA}}$ is specified for device soldered to printed circuit board for SOIC package.

For military processed devices, please refer to the Standard
Microcircuit Drawing (SMD) ayailable at
www.dscc.dla.mil/programs/milspec/default.asp.

| SMD Part Number | ADI Equivalent |
| :--- | :--- |
| $5962-8872101 \mathrm{PA}$ | OP270AZMDA |

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the OP270 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## Typical Performance Characteristics-0P270



TPC 1. Voltage Noise Density vs. Frequency


TPC 4. Current Noise Density vs. Frequency


TPC 7. Input Bias Current vs. Temperature


TPC 2. Voltage Noise Density vs. Supply Voltage


TPC 5. Input Offset Voltage vs. Temperature


TPC 8. Input Offset Current vs. Temperature


TPC 3. 0.1 Hz to 10 Hz Input Voltage Noise


TPC 6. Warm-Up Offset Voltage Drift


TPC 9. Input Bias Current vs. Common-Mode Voltage


TPC 10. CMR vs. Frequency


TPC 13. PSR vs. Frequency


TPC 11. Total Supply Current vs. Supply Voltage


TPC 12. Total Supply Current vs. Temperature


TPC 14. Open-Loop Gain vs. Frequency


TPC 17. Open-Loop Gain vs. Supply Voltage


TPC 18. Gain-Bandwidth Phase Margin vs. Temperature



TPC 19. Maximum Output Swing vs. Frequency


TPC 22. Output Impedance vs. Frequency


TPC 25. Total Harmonic Distortion vs. Frequency


TPC 20. Maximum Output Voltage vs. Load Resistance


TPC 21. Small-Signal Overshoot vs. Capacitive Load


TPC 24. Channel Separation vs. Frequency


TPC 27. Small-Signal Transient Response


Figure 1. Channel Separation Test Circuit


Figure 2. Burn-In Circuit

## APPLICATIONS INFORMATION <br> vOLTAGE AND CURRENT NOISE

The OP270 is a very low noise dual op amp, exhibiting atypical voltage noise of only $3.2 \mathrm{nV} / \sqrt{\mathrm{Hz}} @ 1 \mathrm{kHz}$. The exceptionally low noise characteristic of the OP270 is achieved in part by operating the input transistors at high collector currents since the voltage noise is inversely proportional to the square root of the collector current. Current noise, however, is directly proportional to the square root of the collector current. As a result, the outstanding voltage noise performance of the OP270 is gained at the expense of current noise performance, which is normal for low noise amplifiers.

To obtain the best noise performance in a circuit, it is vital to understand the relationship between voltage noise ( $\mathrm{e}_{\mathrm{n}}$ ), current noise ( $\mathrm{in}_{\mathrm{n}}$ ), and resistor noise ( $\mathrm{e}_{\mathrm{t}}$ ).

TOTAL NOISE AND SOURCE RESISTANCE
The total noise of an op amp can be calculated by:

$$
E_{n}=\sqrt{\left(e_{n}\right)^{2}+\left(i_{n} R_{S}\right)^{2}+\left(e_{t}\right)^{2}}
$$

where:
$E_{n}=$ total input referred noise
$e_{n}=\mathrm{op} \mathrm{amp}$ voltage noise
$i_{n}=$ op amp current noise
$e_{t}=$ source resistance thermal noise
$R_{S}=$ source resistance
The total noise is referred to the input and at the output would be amplified by the circuit gain.

Figure 3 shows the relationship between total noise at 1 kHz and source resistance. For $R_{S}<1 \mathrm{k} \Omega$ the total noise is dominated by the voltage noise of the OP270. As $\mathrm{R}_{\mathrm{S}}$ rises above $1 \mathrm{k} \Omega$, total noise increases and is dominated by resistor noise rather than by the voltage or current noise of the OP270. When $\mathrm{R}_{\mathrm{S}}$ exceeds $20 \mathrm{k} \Omega$, current noise of the OP270 becomes the major contributor to total noise.


Figure 3. Total Noise vs. Source Resistance (Including Resistor Noise) at 1 kHz

Figure 4 also shows the relationship between total noise and source resistance, but at 10 Hz . Total noise increases more quickly than shown in Figure 3 because current noise is inversely proportional to the square root of frequency. In Figure 4, current noise of the OP270 dominates the total noise when $R_{S}>5 \mathrm{k} \Omega$.

Figures 3 and 4 show that to reduce total noise, source resistance must be kept to a minimum. In applications with a high source resistance, the OP200, with lower current noise than the OP270, will provide lower total noise.


Figure 4. Total Noise vs. Source Resistance (Including Resistor Noise) at 10 Hz


Figure 5. Peak-to-Peak Noise ( 0.1 Hz to 10 Hz ) vs. Source Resistance (Includes Resistor Noise)


Figure 6. Peak-to-Peak Voltage Noise Test Circuit ( 0.1 Hz to 10 Hz )

## NOISE MEASUREMENTS

## Peak-to-Peak Voltage Noise

The circuit of Figure 6 is a test setup for measuring peak-to-peak voltage noise. To measure the 200 nV peak-to-peak noise specification of the OP270 in the 0.1 Hz to 10 Hz range, the following precautions must be observed:

1. The device has to be warmed up for at least five minutes. As shown in the warm-up drift curve, the offset voltage typically changes $2 \mu \mathrm{~V}$ due to increasing chip temperature after power-up. In the 10 -second measurement interval, these temperature induced effects can exceed tens of nanovolts.
2. For similar reasons, the device has to be well shielded from air currents. Shielding also minimizes thermocouple effects.
3. Sudden motion in the vicinity of the device can also "feed through" to increase the observed noise.
4. The test time to measure noise of 0.1 Hz to 10 Hz should not exceed 10 seconds. As shown in the noise-tester frequency response curve of Figure 7, the 0.1 Hz corner is defined by only one pole. The test time of 10 seconds acts as an additional pole to eliminate noise contribution from the frequency band below 0.1 Hz .


Figure 7. 0.1 Hz to 10 Hz Peak-to-Peak Voltage Noise Test Circuit Frequency Response
5. A noise-voltage-density test is recommended when measuring noise on a large number of units. A 10 Hz noise-voltage-density measurement will correlate well with a 0.1 Hz to 10 Hz peak-to-peak noise reading, since both results are determined by the white noise and the location of the $1 / \mathrm{f}$ corner frequency.
6. Power should be supplied to the test circuit by well bypassed low noise supplies, e.g., batteries. They will minimize output noise introduced via the amplifier supply pins.

## Noise Measurement - Noise Voltage Density

The circuit of Figure 8 shows a quick and reliable method of measuring the noise voltage density of dual op amps. The first amplifier is in unity-gain, with the final amplifier in a noninverting gain of 101. As noise voltages of each amplifier are uncorrelated, they add in rms fashion to yield:

$$
e_{O U T}=101\left(\sqrt{\left(e_{n A}\right)^{2}+\left(e_{n B}\right)^{2}}\right)
$$

The OP270 is a monolithic device with two identical amplifiers. The noise voltage density of each individual amplifier will match, giving:

$$
e_{O U T}=101\left(\sqrt{2 e_{n}^{2}}\right)=101\left(\sqrt{2} e_{n}\right)
$$



Figure 8. Noise Voltage Density Test Circuit


Figure 9. Current Noise Density Test Circuit

## Noise Measurement - Current Noise Density

The test circuit shown in Figure 9 can be used to measure current noise density. The formula relating the voltage output to current noise density is:

$$
i_{n}=\frac{\sqrt{\left(\frac{e_{n O U T}}{G}\right)^{2}-(40 n V / \sqrt{H z})^{2}}}{R_{S}}
$$

where:
$G=$ gain of 10,000
$R_{S}=100 \mathrm{k} \Omega$ source resistance

## CAPACITIVE LOAD DRIVING AND POWER SUPPLY CONSIDERATIONS

The OP270 is unity-gain stable and capable of driving large capacitive loads without oscillating. Nonetheless, good supply bypassing is highly recommended. Proper supply bypassing reduces problems caused by supply line noise and improves the capacitive load driving capability of the OP270.
In the standard feedback amplifier, the op amp's output resistance combines with the load capacitance to form a low-pass filter that adds phase shift in the feedback network and reduces stability. A simple circuit to eliminate this effect is shown in Figure 10. The added components, C1 and R3, decouple the amplifier from the load capacitance and provide additional stability. The values of C 1 and R 3 shown in Figure 10 are for a load capacitance of up to $1,000 \mathrm{pF}$ when used with the OP270.


Figure 10. Driving Large Capacitive Loads

## UNITY-GAIN BUFFER APPLICATIONS

When $\mathrm{R}_{\mathrm{f}} \leq 100 \Omega$ and the input is driven with a fast, large signal pulse ( $>1 \mathrm{~V}$ ), the output waveform will look like the one in Figure 11.
During the fast feedthrough-like portion of the output, the input protection diodes effectively short the output to the input, and a current, limited only by the output short-circuit protection, will be drawn by the signal generator. With $\mathrm{R}_{\mathrm{f}} \geq 500 \Omega$, the output is capable of handling the current requirements ( $\mathrm{I}_{\mathrm{L}} \leq 20 \mathrm{~mA}$ at 10 V ); the amplifier will stay in its active mode and a smooth transition will occur.
When $R_{f}>3 \mathrm{k} \Omega$, a pole created by $R_{f}$ and the amplifier's input capacitance ( 3 pF ) creates additional phase shift and reduces phase margin. A small capacitor ( 20 pF to 50 pF ) in parallel with $\mathrm{R}_{\mathrm{f}}$ helps eliminate this problem.


Figure 11. Pulsed Operation

## APPLICATIONS

## Low Phase Error Amplifier

The simple amplifier depicted in Figure 12 utilizes a monolithic dual operational amplifier and a few resistors to substantially reduce phase error compared to conventional amplifier designs. At a given gain, the frequency range for a specified phase accuracy is over a decade greater than for a standard single op amp amplifier.
The low phase error amplifier performs second-order frequency compensation through the response of op amp A2 in the feedback loop of A1. Both op amps must be extremely well matched in frequency response. At low frequencies, the A1 feedback loop forces $\mathrm{V}_{2} /(\mathrm{K} 1+1)=\mathrm{V}_{\mathrm{IN}}$. The A2 feedback loop forces $\mathrm{Vo} /(\mathrm{K} 1+1)=\mathrm{V}_{2} /(\mathrm{K} 1+1)$, yielding an overall transfer function of $\mathrm{V}_{\mathrm{O}} / \mathrm{V}_{\text {IN }}=\mathrm{K} 1+1$. The dc gain is determined by the resistor divider at the output, $\mathrm{V}_{\mathrm{O}}$, and is not directly affected by the resistor divider around A2. Note that like a conventional single op amp amplifier, the dc gain is set by resistor ratios only. Minimum gain for the low phase error amplifier is 10 .


Figure 12. Low Phase Error Amplifier
Figure 13 compares the phase error performance of the low phase error amplifier with a conventional single op amp amplifier and a cascaded two-stage amplifier. The low phase error amplifier shows a much lower phase error, particularly for frequencies where $\omega / \beta \omega_{T}<0.1$. For example, phase error of $-0.1^{\circ}$ occurs at $0.002 \omega / \beta \omega_{\mathrm{T}}$ for the single op amp amplifier, but at $0.11 \omega / \beta \omega_{\mathrm{T}}$ for the low phase error amplifier.


Figure 13. Phase Error Comparison


Figure 14. 5-Band Low Noise Graphic Equalizer

FIVE-BAND LOW NOISE STEREO GRAPHIC EQUALIZER
The graphic equalizer circuit shown in Figure 14 provides 15 dB of boost or cut over a 5-band range. Signal-to-noise ratio over a 20 kHz bandwidth is better than 100 dB and referred to a 3 V rms input. Larger inductors can be replaced by active inductors, but this reduces the signal-to-noise ratio.
DIGITAL PANNING CONTROL
Figure 15 uses a DAC8221, a dual 12-bit CMOS DAC, to pan a signal between two channels. One channel is formed by the current output of DAC A driving one-half of an OP270 in a current-to-voltage converter configuration. The other channel is formed by the complementary output current of DAC A, which normally flows to ground through the AGND pin. This complementary current is converted to a voltage by the other half of the OP-270, which also holds AGND at virtual ground.
Gain error due to mismatching between the internal DAC ladder resistors and the current-to-voltage feedback resistors is eliminated by using feedback resistors internal to the DAC8221. Only DAC A passes a signal; DAC B provides the second feedback resistor. With $\mathrm{V}_{\text {REF }} \mathrm{B}$ unconnected, the current-to-voltage converter, using $R_{F B} B$, is accurate and not influenced by digital data reaching DAC B. Distortion of the digital panning control is less than $0.002 \%$ over the 20 Hz to 20 kHz audio range. Figure 16 shows the complementary outputs for a 1 kHz input signal and a digital ramp applied to the DAC data input.

## DUAL PROGRAMMABLE GAIN AMPLIFIER

The dual OP270 and the DAC8221, a dual 12-bit CMOS DAC, can be combined to form a space-saving dual programmable amplifier. The digital code present at the DAC, which is easily set by a-microprocessor, determines the ratio between the internal feedback resistor and the resistance the DAC ladder presents to the op amp feedback loop. Gain of each amplifier is

$$
\frac{V_{\text {OUT }}}{V_{I N}}=-\frac{4096}{n}
$$

where n equals the decimal equivalent of the 12-bit digital code present at the DAC. If the digital code present at the DAC consists of all zeros, the feedback loop will open, causing the op amp output to saturate. A $20 \mathrm{M} \Omega$ resistor placed in parallel with the DAC feedback loop eliminates this problem with only a very small reduction in gain accuracy.


Figure 17. Dual Programmable Gain Amplifier
Figure 15. Digital Panning Control


Figure 16. Digital Panning Control Output

## OUTLINE DIMENSIONS

## 8-Lead Ceramic Dual In-Line Package [CERDIP] <br> Z-Suffix <br> (Q-8)

Dimensions shown in inches and (millimeters)


CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETERS DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

## 8-Lead Plastic Dual In-Line Package [PDIP] <br> P-Suffix <br> ( $\mathrm{N}-8$ ) <br> Dimensions shown in inches and (millimeters)



CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR reference only and are not appropriate for use in design

## MXM16-Lead Standard $\begin{gathered}\text { Small Outline Package [SOIC] A } \\ \text { Wide Body }\end{gathered}$ <br> S-Suffix <br> (RW-16) <br> Dimensions shown in millimeters and (inches)



COMPLIANT TO JEDEC STANDARDS MS-013AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUUVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

## Revision History

Location Page
4/03-Data Sheet changed from REV. B to REV. C.
Deletion of OP270A model ..... Universal
Edits to FEATURES ..... 1
Edits to CONNECTION DIAGRAMS ..... 1
Changes to SPECIFICATIONS ..... 2
Deletion of WAFER LIMITS and DICE CHARACTERISTICS ..... 4
Changes to ABSOLUTE MAXIMUM RATINGS ..... 4
Changes to ORDERING GUIDE ..... 4
Changes to equations in Noise Measurements section ..... 10
Change to Figure 10 ..... 11
Updated OUTLINE DIMENSIONS ..... 14
11/02-Data Sheet changed from REV. A to REV. B. Updated ORDERING GUIDE ..... 15
9/02-Data Sheet changed from REV. 0 to REV. A.
Edits to ABSOLUTE MAXIMUM RATINGS ..... 5
Edits to ORDERING GUIDE ..... 15
umw. BDTI C. com/ADI

## umw. BDTI C. com/ADI


[^0]:    * Guaranteed by CMR test.

    Specifications subject to change without notice.

